plu405.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <command.h>
  27. #include <malloc.h>
  28. #include <sja1000.h>
  29. #undef FPGA_DEBUG
  30. DECLARE_GLOBAL_DATA_PTR;
  31. extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]);
  32. extern void lxt971_no_sleep(void);
  33. /* fpga configuration data - gzip compressed and generated by bin2c */
  34. const unsigned char fpgadata[] =
  35. {
  36. #include "fpgadata.c"
  37. };
  38. /*
  39. * include common fpga code (for esd boards)
  40. */
  41. #include "../common/fpga.c"
  42. /* Prototypes */
  43. int gunzip(void *, int, unsigned char *, unsigned long *);
  44. int board_early_init_f(void)
  45. {
  46. /*
  47. * IRQ 0-15 405GP internally generated; active high; level sensitive
  48. * IRQ 16 405GP internally generated; active low; level sensitive
  49. * IRQ 17-24 RESERVED
  50. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  51. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  52. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  53. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  54. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  55. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  56. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  57. */
  58. mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
  59. mtdcr(UIC0ER, 0x00000000); /* disable all ints */
  60. mtdcr(UIC0CR, 0x00000000); /* set all to be non-critical*/
  61. mtdcr(UIC0PR, 0xFFFFFF99); /* set int polarities */
  62. mtdcr(UIC0TR, 0x10000000); /* set int trigger levels */
  63. mtdcr(UIC0VCR, 0x00000001); /* set vect base=0,INT0 highest prio */
  64. mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
  65. /*
  66. * EBC Configuration Register: set ready timeout to
  67. * 512 ebc-clks -> ca. 15 us
  68. */
  69. mtebc(EBC0_CFG, 0xa8400000); /* ebc always driven */
  70. return 0;
  71. }
  72. int misc_init_r(void)
  73. {
  74. unsigned char *dst;
  75. unsigned char fctr;
  76. ulong len = sizeof(fpgadata);
  77. int status;
  78. int index;
  79. int i;
  80. /* adjust flash start and offset */
  81. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  82. gd->bd->bi_flashoffset = 0;
  83. dst = malloc(CONFIG_SYS_FPGA_MAX_SIZE);
  84. if (gunzip(dst, CONFIG_SYS_FPGA_MAX_SIZE,
  85. (uchar *)fpgadata, &len) != 0) {
  86. printf("GUNZIP ERROR - must RESET board to recover\n");
  87. do_reset(NULL, 0, 0, NULL);
  88. }
  89. status = fpga_boot(dst, len);
  90. if (status != 0) {
  91. printf("\nFPGA: Booting failed ");
  92. switch (status) {
  93. case ERROR_FPGA_PRG_INIT_LOW:
  94. printf("(Timeout: INIT not low "
  95. "after asserting PROGRAM*)\n");
  96. break;
  97. case ERROR_FPGA_PRG_INIT_HIGH:
  98. printf("(Timeout: INIT not high "
  99. "after deasserting PROGRAM*)\n");
  100. break;
  101. case ERROR_FPGA_PRG_DONE:
  102. printf("(Timeout: DONE not high "
  103. "after programming FPGA)\n");
  104. break;
  105. }
  106. /* display infos on fpgaimage */
  107. index = 15;
  108. for (i=0; i<4; i++) {
  109. len = dst[index];
  110. printf("FPGA: %s\n", &(dst[index+1]));
  111. index += len+3;
  112. }
  113. putc ('\n');
  114. /* delayed reboot */
  115. for (i=20; i>0; i--) {
  116. printf("Rebooting in %2d seconds \r",i);
  117. for (index=0;index<1000;index++)
  118. udelay(1000);
  119. }
  120. putc('\n');
  121. do_reset(NULL, 0, 0, NULL);
  122. }
  123. puts("FPGA: ");
  124. /* display infos on fpgaimage */
  125. index = 15;
  126. for (i=0; i<4; i++) {
  127. len = dst[index];
  128. printf("%s ", &(dst[index+1]));
  129. index += len+3;
  130. }
  131. putc('\n');
  132. free(dst);
  133. /*
  134. * Reset FPGA via FPGA_DATA pin
  135. */
  136. SET_FPGA(FPGA_PRG | FPGA_CLK);
  137. udelay(1000); /* wait 1ms */
  138. SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA);
  139. udelay(1000); /* wait 1ms */
  140. /*
  141. * Reset external DUARTs
  142. */
  143. out_be32((void*)GPIO0_OR,
  144. in_be32((void*)GPIO0_OR) | CONFIG_SYS_DUART_RST);
  145. udelay(10);
  146. out_be32((void*)GPIO0_OR,
  147. in_be32((void*)GPIO0_OR) & ~CONFIG_SYS_DUART_RST);
  148. udelay(1000);
  149. /*
  150. * Set NAND-FLASH GPIO signals to default
  151. */
  152. out_be32((void*)GPIO0_OR,
  153. in_be32((void*)GPIO0_OR) &
  154. ~(CONFIG_SYS_NAND_CLE | CONFIG_SYS_NAND_ALE));
  155. out_be32((void*)GPIO0_OR,
  156. in_be32((void*)GPIO0_OR) | CONFIG_SYS_NAND_CE);
  157. /*
  158. * Setup EEPROM write protection
  159. */
  160. out_be32((void*)GPIO0_OR,
  161. in_be32((void*)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
  162. out_be32((void*)GPIO0_TCR,
  163. in_be32((void*)GPIO0_TCR) | CONFIG_SYS_EEPROM_WP);
  164. /*
  165. * Enable interrupts in exar duart mcr[3]
  166. */
  167. out_8((void *)DUART0_BA + 4, 0x08);
  168. out_8((void *)DUART1_BA + 4, 0x08);
  169. /*
  170. * Enable auto RS485 mode in 2nd external uart
  171. */
  172. out_8((void *)DUART1_BA + 3, 0xbf); /* write LCR */
  173. fctr = in_8((void *)DUART1_BA + 1); /* read FCTR */
  174. fctr |= 0x08; /* enable RS485 mode */
  175. out_8((void *)DUART1_BA + 1, fctr); /* write FCTR */
  176. out_8((void *)DUART1_BA + 3, 0); /* write LCR */
  177. /*
  178. * Init magnetic couplers
  179. */
  180. if (!getenv("noinitcoupler")) {
  181. init_coupler(CAN0_BA);
  182. init_coupler(CAN1_BA);
  183. }
  184. return 0;
  185. }
  186. /*
  187. * Check Board Identity:
  188. */
  189. int checkboard(void)
  190. {
  191. char str[64];
  192. int i = getenv_r("serial#", str, sizeof(str));
  193. puts("Board: ");
  194. if (i == -1)
  195. puts("### No HW ID - assuming PLU405");
  196. else
  197. puts(str);
  198. putc('\n');
  199. return 0;
  200. }
  201. #ifdef CONFIG_IDE_RESET
  202. #define FPGA_CTRL (CONFIG_SYS_FPGA_BASE_ADDR + CONFIG_SYS_FPGA_CTRL)
  203. void ide_set_reset(int on)
  204. {
  205. /*
  206. * Assert or deassert CompactFlash Reset Pin
  207. */
  208. if (on) { /* assert RESET */
  209. out_be16((void *)FPGA_CTRL,
  210. in_be16((void *)FPGA_CTRL) &
  211. ~CONFIG_SYS_FPGA_CTRL_CF_RESET);
  212. } else { /* release RESET */
  213. out_be16((void *)FPGA_CTRL,
  214. in_be16((void *)FPGA_CTRL) |
  215. CONFIG_SYS_FPGA_CTRL_CF_RESET);
  216. }
  217. }
  218. #endif /* CONFIG_IDE_RESET */
  219. void reset_phy(void)
  220. {
  221. #ifdef CONFIG_LXT971_NO_SLEEP
  222. /*
  223. * Disable sleep mode in LXT971
  224. */
  225. lxt971_no_sleep();
  226. #endif
  227. }
  228. #if defined(CONFIG_SYS_EEPROM_WREN)
  229. /* Input: <dev_addr> I2C address of EEPROM device to enable.
  230. * <state> -1: deliver current state
  231. * 0: disable write
  232. * 1: enable write
  233. * Returns: -1: wrong device address
  234. * 0: dis-/en- able done
  235. * 0/1: current state if <state> was -1.
  236. */
  237. int eeprom_write_enable(unsigned dev_addr, int state)
  238. {
  239. if (CONFIG_SYS_I2C_EEPROM_ADDR != dev_addr) {
  240. return -1;
  241. } else {
  242. switch (state) {
  243. case 1:
  244. /* Enable write access, clear bit GPIO0. */
  245. out_be32((void*)GPIO0_OR,
  246. in_be32((void*)GPIO0_OR) &
  247. ~CONFIG_SYS_EEPROM_WP);
  248. state = 0;
  249. break;
  250. case 0:
  251. /* Disable write access, set bit GPIO0. */
  252. out_be32((void*)GPIO0_OR,
  253. in_be32((void*)GPIO0_OR) |
  254. CONFIG_SYS_EEPROM_WP);
  255. state = 0;
  256. break;
  257. default:
  258. /* Read current status back. */
  259. state = ((in_be32((void*)GPIO0_OR) &
  260. CONFIG_SYS_EEPROM_WP) == 0);
  261. break;
  262. }
  263. }
  264. return state;
  265. }
  266. int do_eep_wren(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  267. {
  268. int query = argc == 1;
  269. int state = 0;
  270. if (query) {
  271. /* Query write access state. */
  272. state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR, -1);
  273. if (state < 0) {
  274. puts("Query of write access state failed.\n");
  275. } else {
  276. printf("Write access for device 0x%0x is %sabled.\n",
  277. CONFIG_SYS_I2C_EEPROM_ADDR,
  278. state ? "en" : "dis");
  279. state = 0;
  280. }
  281. } else {
  282. if (argv[1][0] == '0') {
  283. /* Disable write access. */
  284. state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR,
  285. 0);
  286. } else {
  287. /* Enable write access. */
  288. state = eeprom_write_enable(CONFIG_SYS_I2C_EEPROM_ADDR,
  289. 1);
  290. }
  291. if (state < 0)
  292. puts("Setup of write access state failed.\n");
  293. }
  294. return state;
  295. }
  296. U_BOOT_CMD(eepwren, 2, 0, do_eep_wren,
  297. "Enable / disable / query EEPROM write access",
  298. ""
  299. );
  300. #endif /* #if defined(CONFIG_SYS_EEPROM_WREN) */