eb_cpu5282.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
  3. *
  4. * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef _CONFIG_EB_CPU5282_H_
  25. #define _CONFIG_EB_CPU5282_H_
  26. #undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
  27. /*----------------------------------------------------------------------*
  28. * High Level Configuration Options (easy to change) *
  29. *----------------------------------------------------------------------*/
  30. #define CONFIG_MCF52x2 /* define processor family */
  31. #define CONFIG_M5282 /* define processor type */
  32. #define CONFIG_MISC_INIT_R
  33. #define CONFIG_MCFUART
  34. #define CONFIG_SYS_UART_PORT (0)
  35. #define CONFIG_BAUDRATE 115200
  36. #undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
  37. #define CONFIG_BOOTCOMMAND "printenv"
  38. /*----------------------------------------------------------------------*
  39. * Options *
  40. *----------------------------------------------------------------------*/
  41. #define CONFIG_BOOT_RETRY_TIME -1
  42. #define CONFIG_RESET_TO_RETRY
  43. #define CONFIG_SPLASH_SCREEN
  44. #define CONFIG_HW_WATCHDOG
  45. #define CONFIG_STATUS_LED
  46. #define CONFIG_BOARD_SPECIFIC_LED
  47. #define STATUS_LED_ACTIVE 0
  48. #define STATUS_LED_BIT 0x0008 /* Timer7 GPIO */
  49. #define STATUS_LED_BOOT 0
  50. #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
  51. #define STATUS_LED_STATE STATUS_LED_OFF
  52. /*----------------------------------------------------------------------*
  53. * Configuration for environment *
  54. * Environment is in the second sector of the first 256k of flash *
  55. *----------------------------------------------------------------------*/
  56. #define CONFIG_ENV_ADDR 0xFF040000
  57. #define CONFIG_ENV_SECT_SIZE 0x00020000
  58. #define CONFIG_ENV_IS_IN_FLASH 1
  59. /*
  60. * BOOTP options
  61. */
  62. #define CONFIG_BOOTP_BOOTFILESIZE
  63. #define CONFIG_BOOTP_BOOTPATH
  64. #define CONFIG_BOOTP_GATEWAY
  65. #define CONFIG_BOOTP_HOSTNAME
  66. /*
  67. * Command line configuration.
  68. */
  69. #define CONFIG_CMDLINE_EDITING
  70. #include <config_cmd_default.h>
  71. #undef CONFIG_CMD_LOADB
  72. #define CONFIG_CMD_DATE
  73. #define CONFIG_CMD_DHCP
  74. #define CONFIG_CMD_I2C
  75. #define CONFIG_CMD_LED
  76. #define CONFIG_CMD_MII
  77. #define CONFIG_CMD_NET
  78. #define CONFIG_MCFTMR
  79. #define CONFIG_BOOTDELAY 5
  80. #define CONFIG_SYS_PROMPT "\nEB+CPU5282> "
  81. #define CONFIG_SYS_LONGHELP 1
  82. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  83. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  84. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  85. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  86. #define CONFIG_SYS_LOAD_ADDR 0x20000
  87. #define CONFIG_SYS_MEMTEST_START 0x100000
  88. #define CONFIG_SYS_MEMTEST_END 0x400000
  89. /*#define CONFIG_SYS_DRAM_TEST 1 */
  90. #undef CONFIG_SYS_DRAM_TEST
  91. /*----------------------------------------------------------------------*
  92. * Clock and PLL Configuration *
  93. *----------------------------------------------------------------------*/
  94. #define CONFIG_SYS_HZ 1000
  95. #define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
  96. /* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
  97. #define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
  98. #define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
  99. /*----------------------------------------------------------------------*
  100. * Network *
  101. *----------------------------------------------------------------------*/
  102. #define CONFIG_MCFFEC
  103. #define CONFIG_MII 1
  104. #define CONFIG_MII_INIT 1
  105. #define CONFIG_SYS_DISCOVER_PHY
  106. #define CONFIG_SYS_RX_ETH_BUFFER 8
  107. #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  108. #define CONFIG_SYS_FEC0_PINMUX 0
  109. #define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  110. #define MCFFEC_TOUT_LOOP 50000
  111. #define CONFIG_OVERWRITE_ETHADDR_ONCE
  112. /*-------------------------------------------------------------------------
  113. * Low Level Configuration Settings
  114. * (address mappings, register initial values, etc.)
  115. * You should know what you are doing if you make changes here.
  116. *-----------------------------------------------------------------------*/
  117. #define CONFIG_SYS_MBAR 0x40000000
  118. /*-----------------------------------------------------------------------
  119. * Definitions for initial stack pointer and data area (in DPRAM)
  120. *-----------------------------------------------------------------------*/
  121. #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
  122. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000
  123. #define CONFIG_SYS_GBL_DATA_OFFSET \
  124. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  125. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  126. /*-----------------------------------------------------------------------
  127. * Start addresses for the final memory configuration
  128. * (Set up by the startup code)
  129. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  130. */
  131. #define CONFIG_SYS_SDRAM_BASE0 0x00000000
  132. #define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
  133. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
  134. #define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
  135. /* If M5282 port is fully implemented the monitor base will be behind
  136. * the vector table. */
  137. #if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
  138. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
  139. #else
  140. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
  141. #endif
  142. #define CONFIG_SYS_MONITOR_LEN 0x20000
  143. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  144. #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
  145. /*
  146. * For booting Linux, the board info and command line data
  147. * have to be in the first 8 MB of memory, since this is
  148. * the maximum mapped by the Linux kernel during initialization ??
  149. */
  150. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  151. /*-----------------------------------------------------------------------
  152. * FLASH organization
  153. */
  154. #define CONFIG_FLASH_SHOW_PROGRESS 45
  155. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  156. #define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
  157. #define CONFIG_SYS_INT_FLASH_ENABLE 0x21
  158. #define CONFIG_SYS_MAX_FLASH_SECT 128
  159. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  160. #define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
  161. #define CONFIG_SYS_FLASH_PROTECTION
  162. #define CONFIG_SYS_FLASH_CFI
  163. #define CONFIG_FLASH_CFI_DRIVER
  164. #define CONFIG_SYS_FLASH_SIZE 16*1024*1024
  165. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  166. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  167. /*-----------------------------------------------------------------------
  168. * Cache Configuration
  169. */
  170. #define CONFIG_SYS_CACHELINE_SIZE 16
  171. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  172. CONFIG_SYS_INIT_RAM_SIZE - 8)
  173. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  174. CONFIG_SYS_INIT_RAM_SIZE - 4)
  175. #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
  176. #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
  177. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  178. CF_ACR_EN | CF_ACR_SM_ALL)
  179. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
  180. CF_CACR_CEIB | CF_CACR_DBWE | \
  181. CF_CACR_EUSP)
  182. /*-----------------------------------------------------------------------
  183. * Memory bank definitions
  184. */
  185. #define CONFIG_SYS_CS0_BASE 0xFF000000
  186. #define CONFIG_SYS_CS0_CTRL 0x00001980
  187. #define CONFIG_SYS_CS0_MASK 0x00FF0001
  188. #define CONFIG_SYS_CS2_BASE 0xE0000000
  189. #define CONFIG_SYS_CS2_CTRL 0x00001980
  190. #define CONFIG_SYS_CS2_MASK 0x000F0001
  191. #define CONFIG_SYS_CS3_BASE 0xE0100000
  192. #define CONFIG_SYS_CS3_CTRL 0x00001980
  193. #define CONFIG_SYS_CS3_MASK 0x000F0001
  194. /*-----------------------------------------------------------------------
  195. * Port configuration
  196. */
  197. #define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
  198. #define CONFIG_SYS_PADDR 0x0000000
  199. #define CONFIG_SYS_PADAT 0x0000000
  200. #define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
  201. #define CONFIG_SYS_PBDDR 0x0000000
  202. #define CONFIG_SYS_PBDAT 0x0000000
  203. #define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
  204. #define CONFIG_SYS_PCDDR 0x0000000
  205. #define CONFIG_SYS_PCDAT 0x0000000
  206. #define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
  207. #define CONFIG_SYS_PCDDR 0x0000000
  208. #define CONFIG_SYS_PCDAT 0x0000000
  209. #define CONFIG_SYS_PASPAR 0x0F0F
  210. #define CONFIG_SYS_PEHLPAR 0xC0
  211. #define CONFIG_SYS_PUAPAR 0x0F
  212. #define CONFIG_SYS_DDRUA 0x05
  213. #define CONFIG_SYS_PJPAR 0xFF
  214. /*-----------------------------------------------------------------------
  215. * I2C
  216. */
  217. #define CONFIG_HARD_I2C
  218. #define CONFIG_FSL_I2C
  219. #define CONFIG_SYS_I2C_OFFSET 0x00000300
  220. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  221. #define CONFIG_SYS_I2C_SPEED 100000
  222. #define CONFIG_SYS_I2C_SLAVE 0
  223. #ifdef CONFIG_CMD_DATE
  224. #define CONFIG_RTC_DS1338
  225. #define CONFIG_I2C_RTC_ADDR 0x68
  226. #endif
  227. /*-----------------------------------------------------------------------
  228. * VIDEO configuration
  229. */
  230. #define CONFIG_VIDEO
  231. #ifdef CONFIG_VIDEO
  232. #define CONFIG_VIDEO_VCXK 1
  233. #define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
  234. #define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
  235. #define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
  236. #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
  237. #define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
  238. #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
  239. #define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
  240. #define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
  241. #define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
  242. #define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
  243. #define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
  244. #define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
  245. #define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
  246. #define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
  247. #define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
  248. #endif /* CONFIG_VIDEO */
  249. #endif /* _CONFIG_M5282EVB_H */
  250. /*---------------------------------------------------------------------*/