vision2.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721
  1. /*
  2. * (C) Copyright 2010
  3. * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/io.h>
  27. #include <asm/arch/imx-regs.h>
  28. #include <asm/arch/mx5x_pins.h>
  29. #include <asm/arch/crm_regs.h>
  30. #include <asm/arch/clock.h>
  31. #include <asm/arch/iomux.h>
  32. #include <asm/gpio.h>
  33. #include <asm/arch/sys_proto.h>
  34. #include <i2c.h>
  35. #include <mmc.h>
  36. #include <power/pmic.h>
  37. #include <fsl_esdhc.h>
  38. #include <fsl_pmic.h>
  39. #include <mc13892.h>
  40. #include <linux/fb.h>
  41. #include <ipu_pixfmt.h>
  42. DECLARE_GLOBAL_DATA_PTR;
  43. static struct fb_videomode const nec_nl6448bc26_09c = {
  44. "NEC_NL6448BC26-09C",
  45. 60, /* Refresh */
  46. 640, /* xres */
  47. 480, /* yres */
  48. 37650, /* pixclock = 26.56Mhz */
  49. 48, /* left margin */
  50. 16, /* right margin */
  51. 31, /* upper margin */
  52. 12, /* lower margin */
  53. 96, /* hsync-len */
  54. 2, /* vsync-len */
  55. 0, /* sync */
  56. FB_VMODE_NONINTERLACED, /* vmode */
  57. 0, /* flag */
  58. };
  59. #ifdef CONFIG_HW_WATCHDOG
  60. #include <watchdog.h>
  61. void hw_watchdog_reset(void)
  62. {
  63. int val;
  64. /* toggle watchdog trigger pin */
  65. val = gpio_get_value(66);
  66. val = val ? 0 : 1;
  67. gpio_set_value(66, val);
  68. }
  69. #endif
  70. static void init_drive_strength(void)
  71. {
  72. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_DDR_INPUT_CMOS);
  73. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEADDR, PAD_CTL_PKE_ENABLE);
  74. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPKS, PAD_CTL_PUE_KEEPER);
  75. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPUS, PAD_CTL_100K_PU);
  76. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_A1, PAD_CTL_SRE_FAST);
  77. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A0, PAD_CTL_DRV_HIGH);
  78. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A1, PAD_CTL_DRV_HIGH);
  79. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_RAS,
  80. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  81. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CAS,
  82. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  83. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_PKE_ENABLE);
  84. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPKS, PAD_CTL_PUE_KEEPER);
  85. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR0, PAD_CTL_HYS_NONE);
  86. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR1, PAD_CTL_HYS_NONE);
  87. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR2, PAD_CTL_HYS_NONE);
  88. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR3, PAD_CTL_HYS_NONE);
  89. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B0, PAD_CTL_SRE_FAST);
  90. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B1, PAD_CTL_SRE_FAST);
  91. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B2, PAD_CTL_SRE_FAST);
  92. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B4, PAD_CTL_SRE_FAST);
  93. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPUS, PAD_CTL_100K_PU);
  94. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_INMODE1, PAD_CTL_DDR_INPUT_CMOS);
  95. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B0, PAD_CTL_DRV_MEDIUM);
  96. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B1, PAD_CTL_DRV_MEDIUM);
  97. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B2, PAD_CTL_DRV_MEDIUM);
  98. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B4, PAD_CTL_DRV_MEDIUM);
  99. /* Setting pad options */
  100. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDWE,
  101. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  102. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  103. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE0,
  104. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  105. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  106. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE1,
  107. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  108. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  109. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCLK,
  110. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  111. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  112. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS0,
  113. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  114. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  115. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS1,
  116. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  117. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  118. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS2,
  119. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  120. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  121. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS3,
  122. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  123. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  124. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS0,
  125. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  126. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  127. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS1,
  128. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  129. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  130. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM0,
  131. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  132. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  133. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM1,
  134. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  135. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  136. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM2,
  137. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  138. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  139. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM3,
  140. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  141. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  142. }
  143. int dram_init(void)
  144. {
  145. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
  146. PHYS_SDRAM_1_SIZE);
  147. return 0;
  148. }
  149. static void setup_weim(void)
  150. {
  151. struct weim *pweim = (struct weim *)WEIM_BASE_ADDR;
  152. pweim->cs0gcr1 = 0x004100b9;
  153. pweim->cs0gcr2 = 0x00000001;
  154. pweim->cs0rcr1 = 0x0a018000;
  155. pweim->cs0rcr2 = 0;
  156. pweim->cs0wcr1 = 0x0704a240;
  157. }
  158. static void setup_uart(void)
  159. {
  160. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  161. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST;
  162. /* console RX on Pin EIM_D25 */
  163. mxc_request_iomux(MX51_PIN_EIM_D25, IOMUX_CONFIG_ALT3);
  164. mxc_iomux_set_pad(MX51_PIN_EIM_D25, pad);
  165. /* console TX on Pin EIM_D26 */
  166. mxc_request_iomux(MX51_PIN_EIM_D26, IOMUX_CONFIG_ALT3);
  167. mxc_iomux_set_pad(MX51_PIN_EIM_D26, pad);
  168. }
  169. #ifdef CONFIG_MXC_SPI
  170. void spi_io_init(void)
  171. {
  172. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  173. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  174. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI,
  175. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  176. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  177. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  178. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO,
  179. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  180. /* 000: Select mux mode: ALT0 mux port: SS0 of instance: ecspi1. */
  181. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  182. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0,
  183. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  184. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  185. /*
  186. * SS1 will be used as GPIO because of uninterrupted
  187. * long SPI transmissions (GPIO4_25)
  188. */
  189. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  190. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1,
  191. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  192. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  193. /* 000: Select mux mode: ALT0 mux port: SS2 of instance: ecspi1. */
  194. mxc_request_iomux(MX51_PIN_DI1_PIN11, IOMUX_CONFIG_ALT7);
  195. mxc_iomux_set_pad(MX51_PIN_DI1_PIN11,
  196. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  197. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  198. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  199. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  200. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK,
  201. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  202. }
  203. static void reset_peripherals(int reset)
  204. {
  205. if (reset) {
  206. /* reset_n is on NANDF_D15 */
  207. gpio_direction_output(89, 0);
  208. #ifdef CONFIG_VISION2_HW_1_0
  209. /*
  210. * set FEC Configuration lines
  211. * set levels of FEC config lines
  212. */
  213. gpio_direction_output(75, 0);
  214. gpio_direction_output(74, 1);
  215. gpio_direction_output(95, 1);
  216. /* set direction of FEC config lines */
  217. gpio_direction_output(59, 0);
  218. gpio_direction_output(60, 0);
  219. gpio_direction_output(61, 0);
  220. gpio_direction_output(55, 1);
  221. /* FEC_RXD1 - sel GPIO (2-23) for configuration -> 1 */
  222. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT1);
  223. /* FEC_RXD2 - sel GPIO (2-27) for configuration -> 0 */
  224. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT1);
  225. /* FEC_RXD3 - sel GPIO (2-28) for configuration -> 0 */
  226. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT1);
  227. /* FEC_RXER - sel GPIO (2-29) for configuration -> 0 */
  228. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT1);
  229. /* FEC_COL - sel GPIO (3-10) for configuration -> 1 */
  230. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT3);
  231. /* FEC_RCLK - sel GPIO (3-11) for configuration -> 0 */
  232. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT3);
  233. /* FEC_RXD0 - sel GPIO (3-31) for configuration -> 1 */
  234. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT3);
  235. #endif
  236. /*
  237. * activate reset_n pin
  238. * Select mux mode: ALT3 mux port: NAND D15
  239. */
  240. mxc_request_iomux(MX51_PIN_NANDF_D15, IOMUX_CONFIG_ALT3);
  241. mxc_iomux_set_pad(MX51_PIN_NANDF_D15,
  242. PAD_CTL_DRV_VOT_HIGH | PAD_CTL_DRV_MAX);
  243. } else {
  244. /* set FEC Control lines */
  245. gpio_direction_input(89);
  246. udelay(500);
  247. #ifdef CONFIG_VISION2_HW_1_0
  248. /* FEC RDATA[3] */
  249. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  250. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  251. /* FEC RDATA[2] */
  252. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  253. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  254. /* FEC RDATA[1] */
  255. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  256. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  257. /* FEC RDATA[0] */
  258. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  259. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  260. /* FEC RX_CLK */
  261. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  262. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  263. /* FEC RX_ER */
  264. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  265. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  266. /* FEC COL */
  267. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  268. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  269. #endif
  270. }
  271. }
  272. static void power_init_mx51(void)
  273. {
  274. unsigned int val;
  275. struct pmic *p;
  276. int ret;
  277. ret = pmic_init(I2C_PMIC);
  278. if (ret)
  279. return;
  280. p = pmic_get("FSL_PMIC");
  281. if (!p)
  282. return;
  283. /* Write needed to Power Gate 2 register */
  284. pmic_reg_read(p, REG_POWER_MISC, &val);
  285. /* enable VCAM with 2.775V to enable read from PMIC */
  286. val = VCAMCONFIG | VCAMEN;
  287. pmic_reg_write(p, REG_MODE_1, val);
  288. /*
  289. * Set switchers in Auto in NORMAL mode & STANDBY mode
  290. * Setup the switcher mode for SW1 & SW2
  291. */
  292. pmic_reg_read(p, REG_SW_4, &val);
  293. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  294. (SWMODE_MASK << SWMODE2_SHIFT)));
  295. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  296. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  297. pmic_reg_write(p, REG_SW_4, val);
  298. /* Setup the switcher mode for SW3 & SW4 */
  299. pmic_reg_read(p, REG_SW_5, &val);
  300. val &= ~((SWMODE_MASK << SWMODE4_SHIFT) |
  301. (SWMODE_MASK << SWMODE3_SHIFT));
  302. val |= (SWMODE_AUTO_AUTO << SWMODE4_SHIFT) |
  303. (SWMODE_AUTO_AUTO << SWMODE3_SHIFT);
  304. pmic_reg_write(p, REG_SW_5, val);
  305. /* Set VGEN3 to 1.8V, VCAM to 3.0V */
  306. pmic_reg_read(p, REG_SETTING_0, &val);
  307. val &= ~(VCAM_MASK | VGEN3_MASK);
  308. val |= VCAM_3_0;
  309. pmic_reg_write(p, REG_SETTING_0, val);
  310. /* Set VVIDEO to 2.775V, VAUDIO to 3V0, VSD to 1.8V */
  311. pmic_reg_read(p, REG_SETTING_1, &val);
  312. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  313. val |= VVIDEO_2_775 | VAUDIO_3_0 | VSD_1_8;
  314. pmic_reg_write(p, REG_SETTING_1, val);
  315. /* Configure VGEN3 and VCAM regulators to use external PNP */
  316. val = VGEN3CONFIG | VCAMCONFIG;
  317. pmic_reg_write(p, REG_MODE_1, val);
  318. udelay(200);
  319. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  320. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  321. VVIDEOEN | VAUDIOEN | VSDEN;
  322. pmic_reg_write(p, REG_MODE_1, val);
  323. pmic_reg_read(p, REG_POWER_CTL2, &val);
  324. val |= WDIRESET;
  325. pmic_reg_write(p, REG_POWER_CTL2, val);
  326. udelay(2500);
  327. }
  328. #endif
  329. static void setup_gpios(void)
  330. {
  331. unsigned int i;
  332. /* CAM_SUP_DISn, GPIO1_7 */
  333. mxc_request_iomux(MX51_PIN_GPIO1_7, IOMUX_CONFIG_ALT0);
  334. mxc_iomux_set_pad(MX51_PIN_GPIO1_7, 0x82);
  335. /* DAB Display EN, GPIO3_1 */
  336. mxc_request_iomux(MX51_PIN_DI1_PIN12, IOMUX_CONFIG_ALT4);
  337. mxc_iomux_set_pad(MX51_PIN_DI1_PIN12, 0x82);
  338. /* WDOG_TRIGGER, GPIO3_2 */
  339. mxc_request_iomux(MX51_PIN_DI1_PIN13, IOMUX_CONFIG_ALT4);
  340. mxc_iomux_set_pad(MX51_PIN_DI1_PIN13, 0x82);
  341. /* Now we need to trigger the watchdog */
  342. WATCHDOG_RESET();
  343. /* Display2 TxEN, GPIO3_3 */
  344. mxc_request_iomux(MX51_PIN_DI1_D0_CS, IOMUX_CONFIG_ALT4);
  345. mxc_iomux_set_pad(MX51_PIN_DI1_D0_CS, 0x82);
  346. /* DAB Light EN, GPIO3_4 */
  347. mxc_request_iomux(MX51_PIN_DI1_D1_CS, IOMUX_CONFIG_ALT4);
  348. mxc_iomux_set_pad(MX51_PIN_DI1_D1_CS, 0x82);
  349. /* AUDIO_MUTE, GPIO3_5 */
  350. mxc_request_iomux(MX51_PIN_DISPB2_SER_DIN, IOMUX_CONFIG_ALT4);
  351. mxc_iomux_set_pad(MX51_PIN_DISPB2_SER_DIN, 0x82);
  352. /* SPARE_OUT, GPIO3_6 */
  353. mxc_request_iomux(MX51_PIN_DISPB2_SER_DIO, IOMUX_CONFIG_ALT4);
  354. mxc_iomux_set_pad(MX51_PIN_DISPB2_SER_DIO, 0x82);
  355. /* BEEPER_EN, GPIO3_26 */
  356. mxc_request_iomux(MX51_PIN_NANDF_D14, IOMUX_CONFIG_ALT3);
  357. mxc_iomux_set_pad(MX51_PIN_NANDF_D14, 0x82);
  358. /* POWER_OFF, GPIO3_27 */
  359. mxc_request_iomux(MX51_PIN_NANDF_D13, IOMUX_CONFIG_ALT3);
  360. mxc_iomux_set_pad(MX51_PIN_NANDF_D13, 0x82);
  361. /* FRAM_WE, GPIO3_30 */
  362. mxc_request_iomux(MX51_PIN_NANDF_D10, IOMUX_CONFIG_ALT3);
  363. mxc_iomux_set_pad(MX51_PIN_NANDF_D10, 0x82);
  364. /* EXPANSION_EN, GPIO4_26 */
  365. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT3);
  366. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x82);
  367. /* PWM Output GPIO1_2 */
  368. mxc_request_iomux(MX51_PIN_GPIO1_2, IOMUX_CONFIG_ALT1);
  369. /*
  370. * Set GPIO1_4 to high and output; it is used to reset
  371. * the system on reboot
  372. */
  373. gpio_direction_output(4, 1);
  374. gpio_direction_output(7, 0);
  375. for (i = 65; i < 71; i++)
  376. gpio_direction_output(i, 0);
  377. gpio_direction_output(94, 0);
  378. /* Set POWER_OFF high */
  379. gpio_direction_output(91, 1);
  380. gpio_direction_output(90, 0);
  381. gpio_direction_output(122, 0);
  382. gpio_direction_output(121, 1);
  383. WATCHDOG_RESET();
  384. }
  385. static void setup_fec(void)
  386. {
  387. /*FEC_MDIO*/
  388. mxc_request_iomux(MX51_PIN_EIM_EB2, IOMUX_CONFIG_ALT3);
  389. mxc_iomux_set_pad(MX51_PIN_EIM_EB2, 0x1FD);
  390. /*FEC_MDC*/
  391. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  392. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  393. /* FEC RDATA[3] */
  394. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  395. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  396. /* FEC RDATA[2] */
  397. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  398. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  399. /* FEC RDATA[1] */
  400. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  401. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  402. /* FEC RDATA[0] */
  403. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  404. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  405. /* FEC TDATA[3] */
  406. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  407. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  408. /* FEC TDATA[2] */
  409. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  410. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  411. /* FEC TDATA[1] */
  412. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  413. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  414. /* FEC TDATA[0] */
  415. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  416. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  417. /* FEC TX_EN */
  418. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  419. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  420. /* FEC TX_ER */
  421. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  422. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  423. /* FEC TX_CLK */
  424. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  425. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  426. /* FEC TX_COL */
  427. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  428. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  429. /* FEC RX_CLK */
  430. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  431. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  432. /* FEC RX_CRS */
  433. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  434. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  435. /* FEC RX_ER */
  436. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  437. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  438. /* FEC RX_DV */
  439. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  440. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  441. }
  442. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  443. {MMC_SDHC1_BASE_ADDR},
  444. };
  445. int get_mmc_getcd(u8 *cd, struct mmc *mmc)
  446. {
  447. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  448. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  449. *cd = gpio_get_value(0);
  450. else
  451. *cd = 0;
  452. return 0;
  453. }
  454. #ifdef CONFIG_FSL_ESDHC
  455. int board_mmc_init(bd_t *bis)
  456. {
  457. mxc_request_iomux(MX51_PIN_SD1_CMD,
  458. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  459. mxc_request_iomux(MX51_PIN_SD1_CLK,
  460. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  461. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  462. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  463. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  464. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  465. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  466. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  467. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  468. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  469. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  470. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  471. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  472. PAD_CTL_PUE_PULL |
  473. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  474. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  475. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  476. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  477. PAD_CTL_PUE_PULL |
  478. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  479. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  480. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  481. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  482. PAD_CTL_PUE_PULL |
  483. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  484. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  485. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  486. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  487. PAD_CTL_PUE_PULL |
  488. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  489. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  490. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  491. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  492. PAD_CTL_PUE_PULL |
  493. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  494. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  495. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  496. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  497. PAD_CTL_PUE_PULL |
  498. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  499. mxc_request_iomux(MX51_PIN_GPIO1_0,
  500. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  501. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  502. PAD_CTL_HYS_ENABLE);
  503. mxc_request_iomux(MX51_PIN_GPIO1_1,
  504. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  505. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  506. PAD_CTL_HYS_ENABLE);
  507. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  508. return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  509. }
  510. #endif
  511. void lcd_enable(void)
  512. {
  513. int ret;
  514. mxc_request_iomux(MX51_PIN_DI1_PIN2, IOMUX_CONFIG_ALT0);
  515. mxc_request_iomux(MX51_PIN_DI1_PIN3, IOMUX_CONFIG_ALT0);
  516. gpio_set_value(2, 1);
  517. mxc_request_iomux(MX51_PIN_GPIO1_2, IOMUX_CONFIG_ALT0);
  518. ret = ipuv3_fb_init(&nec_nl6448bc26_09c, 0, IPU_PIX_FMT_RGB666);
  519. if (ret)
  520. puts("LCD cannot be configured\n");
  521. }
  522. int board_early_init_f(void)
  523. {
  524. init_drive_strength();
  525. /* Setup debug led */
  526. gpio_direction_output(6, 0);
  527. mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0);
  528. mxc_iomux_set_pad(MX51_PIN_GPIO1_6, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  529. /* wait a little while to give the pll time to settle */
  530. sdelay(100000);
  531. setup_weim();
  532. setup_uart();
  533. setup_fec();
  534. setup_gpios();
  535. spi_io_init();
  536. return 0;
  537. }
  538. static void backlight(int on)
  539. {
  540. if (on) {
  541. gpio_set_value(65, 1);
  542. udelay(10000);
  543. gpio_set_value(68, 1);
  544. } else {
  545. gpio_set_value(65, 0);
  546. gpio_set_value(68, 0);
  547. }
  548. }
  549. int board_init(void)
  550. {
  551. /* address of boot parameters */
  552. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  553. lcd_enable();
  554. backlight(1);
  555. return 0;
  556. }
  557. int board_late_init(void)
  558. {
  559. power_init_mx51();
  560. reset_peripherals(1);
  561. udelay(2000);
  562. reset_peripherals(0);
  563. udelay(2000);
  564. /* Early revisions require a second reset */
  565. #ifdef CONFIG_VISION2_HW_1_0
  566. reset_peripherals(1);
  567. udelay(2000);
  568. reset_peripherals(0);
  569. udelay(2000);
  570. #endif
  571. return 0;
  572. }
  573. /*
  574. * Do not overwrite the console
  575. * Use always serial for U-Boot console
  576. */
  577. int overwrite_console(void)
  578. {
  579. return 1;
  580. }
  581. int checkboard(void)
  582. {
  583. puts("Board: TTControl Vision II CPU V\n");
  584. return 0;
  585. }
  586. int do_vision_lcd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  587. {
  588. int on;
  589. if (argc < 2)
  590. return cmd_usage(cmdtp);
  591. on = (strcmp(argv[1], "on") == 0);
  592. backlight(on);
  593. return 0;
  594. }
  595. U_BOOT_CMD(
  596. lcdbl, CONFIG_SYS_MAXARGS, 1, do_vision_lcd,
  597. "Vision2 Backlight",
  598. "lcdbl [on|off]\n"
  599. );