trats.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827
  1. /*
  2. * Copyright (C) 2011 Samsung Electronics
  3. * Heungjun Kim <riverful.kim@samsung.com>
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. * Donghwa Lee <dh09.lee@samsung.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <lcd.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/cpu.h>
  29. #include <asm/arch/gpio.h>
  30. #include <asm/arch/mmc.h>
  31. #include <asm/arch/clock.h>
  32. #include <asm/arch/clk.h>
  33. #include <asm/arch/mipi_dsim.h>
  34. #include <asm/arch/watchdog.h>
  35. #include <asm/arch/power.h>
  36. #include <power/pmic.h>
  37. #include <usb/s3c_udc.h>
  38. #include <power/max8997_pmic.h>
  39. #include <libtizen.h>
  40. #include <power/max8997_muic.h>
  41. #include <power/battery.h>
  42. #include <power/max17042_fg.h>
  43. #include "setup.h"
  44. DECLARE_GLOBAL_DATA_PTR;
  45. unsigned int board_rev;
  46. #ifdef CONFIG_REVISION_TAG
  47. u32 get_board_rev(void)
  48. {
  49. return board_rev;
  50. }
  51. #endif
  52. static void check_hw_revision(void);
  53. static int hwrevision(int rev)
  54. {
  55. return (board_rev & 0xf) == rev;
  56. }
  57. struct s3c_plat_otg_data s5pc210_otg_data;
  58. int board_init(void)
  59. {
  60. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  61. check_hw_revision();
  62. printf("HW Revision:\t0x%x\n", board_rev);
  63. return 0;
  64. }
  65. void i2c_init_board(void)
  66. {
  67. struct exynos4_gpio_part1 *gpio1 =
  68. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  69. struct exynos4_gpio_part2 *gpio2 =
  70. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  71. /* I2C_5 -> PMIC */
  72. s5p_gpio_direction_output(&gpio1->b, 7, 1);
  73. s5p_gpio_direction_output(&gpio1->b, 6, 1);
  74. /* I2C_9 -> FG */
  75. s5p_gpio_direction_output(&gpio2->y4, 0, 1);
  76. s5p_gpio_direction_output(&gpio2->y4, 1, 1);
  77. }
  78. static void trats_low_power_mode(void)
  79. {
  80. struct exynos4_clock *clk =
  81. (struct exynos4_clock *)samsung_get_base_clock();
  82. struct exynos4_power *pwr =
  83. (struct exynos4_power *)samsung_get_base_power();
  84. /* Power down CORE1 */
  85. /* LOCAL_PWR_CFG [1:0] 0x3 EN, 0x0 DIS */
  86. writel(0x0, &pwr->arm_core1_configuration);
  87. /* Change the APLL frequency */
  88. /* ENABLE (1 enable) | LOCKED (1 locked) */
  89. /* [31] | [29] */
  90. /* FSEL | MDIV | PDIV | SDIV */
  91. /* [27] | [25:16] | [13:8] | [2:0] */
  92. writel(0xa0c80604, &clk->apll_con0);
  93. /* Change CPU0 clock divider */
  94. /* CORE2_RATIO | APLL_RATIO | PCLK_DBG_RATIO | ATB_RATIO */
  95. /* [30:28] | [26:24] | [22:20] | [18:16] */
  96. /* PERIPH_RATIO | COREM1_RATIO | COREM0_RATIO | CORE_RATIO */
  97. /* [14:12] | [10:8] | [6:4] | [2:0] */
  98. writel(0x00000100, &clk->div_cpu0);
  99. /* CLK_DIV_STAT_CPU0 - wait until clock gets stable (0 = stable) */
  100. while (readl(&clk->div_stat_cpu0) & 0x1111111)
  101. continue;
  102. /* Change clock divider ratio for DMC */
  103. /* DMCP_RATIO | DMCD_RATIO */
  104. /* [22:20] | [18:16] */
  105. /* DMC_RATIO | DPHY_RATIO | ACP_PCLK_RATIO | ACP_RATIO */
  106. /* [14:12] | [10:8] | [6:4] | [2:0] */
  107. writel(0x13113117, &clk->div_dmc0);
  108. /* CLK_DIV_STAT_DMC0 - wait until clock gets stable (0 = stable) */
  109. while (readl(&clk->div_stat_dmc0) & 0x11111111)
  110. continue;
  111. /* Turn off unnecessary power domains */
  112. writel(0x0, &pwr->xxti_configuration); /* XXTI */
  113. writel(0x0, &pwr->cam_configuration); /* CAM */
  114. writel(0x0, &pwr->tv_configuration); /* TV */
  115. writel(0x0, &pwr->mfc_configuration); /* MFC */
  116. writel(0x0, &pwr->g3d_configuration); /* G3D */
  117. writel(0x0, &pwr->gps_configuration); /* GPS */
  118. writel(0x0, &pwr->gps_alive_configuration); /* GPS_ALIVE */
  119. /* Turn off unnecessary clocks */
  120. writel(0x0, &clk->gate_ip_cam); /* CAM */
  121. writel(0x0, &clk->gate_ip_tv); /* TV */
  122. writel(0x0, &clk->gate_ip_mfc); /* MFC */
  123. writel(0x0, &clk->gate_ip_g3d); /* G3D */
  124. writel(0x0, &clk->gate_ip_image); /* IMAGE */
  125. writel(0x0, &clk->gate_ip_gps); /* GPS */
  126. }
  127. static int pmic_init_max8997(void)
  128. {
  129. struct pmic *p = pmic_get("MAX8997_PMIC");
  130. int i = 0, ret = 0;
  131. u32 val;
  132. if (pmic_probe(p))
  133. return -1;
  134. /* BUCK1 VARM: 1.2V */
  135. val = (1200000 - 650000) / 25000;
  136. ret |= pmic_reg_write(p, MAX8997_REG_BUCK1DVS1, val);
  137. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  138. ret |= pmic_reg_write(p, MAX8997_REG_BUCK1CTRL, val);
  139. /* BUCK2 VINT: 1.1V */
  140. val = (1100000 - 650000) / 25000;
  141. ret |= pmic_reg_write(p, MAX8997_REG_BUCK2DVS1, val);
  142. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  143. ret |= pmic_reg_write(p, MAX8997_REG_BUCK2CTRL, val);
  144. /* BUCK3 G3D: 1.1V - OFF */
  145. ret |= pmic_reg_read(p, MAX8997_REG_BUCK3CTRL, &val);
  146. val &= ~ENBUCK;
  147. ret |= pmic_reg_write(p, MAX8997_REG_BUCK3CTRL, val);
  148. val = (1100000 - 750000) / 50000;
  149. ret |= pmic_reg_write(p, MAX8997_REG_BUCK3DVS, val);
  150. /* BUCK4 CAMISP: 1.2V - OFF */
  151. ret |= pmic_reg_read(p, MAX8997_REG_BUCK4CTRL, &val);
  152. val &= ~ENBUCK;
  153. ret |= pmic_reg_write(p, MAX8997_REG_BUCK4CTRL, val);
  154. val = (1200000 - 650000) / 25000;
  155. ret |= pmic_reg_write(p, MAX8997_REG_BUCK4DVS, val);
  156. /* BUCK5 VMEM: 1.2V */
  157. val = (1200000 - 650000) / 25000;
  158. for (i = 0; i < 8; i++)
  159. ret |= pmic_reg_write(p, MAX8997_REG_BUCK5DVS1 + i, val);
  160. val = ENBUCK | ACTIVE_DISCHARGE; /* DVS OFF */
  161. ret |= pmic_reg_write(p, MAX8997_REG_BUCK5CTRL, val);
  162. /* BUCK6 CAM AF: 2.8V */
  163. /* No Voltage Setting Register */
  164. /* GNSLCT 3.0X */
  165. val = GNSLCT;
  166. ret |= pmic_reg_write(p, MAX8997_REG_BUCK6CTRL, val);
  167. /* BUCK7 VCC_SUB: 2.0V */
  168. val = (2000000 - 750000) / 50000;
  169. ret |= pmic_reg_write(p, MAX8997_REG_BUCK7DVS, val);
  170. /* LDO1 VADC: 3.3V */
  171. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  172. ret |= pmic_reg_write(p, MAX8997_REG_LDO1CTRL, val);
  173. /* LDO1 Disable active discharging */
  174. ret |= pmic_reg_read(p, MAX8997_REG_LDO1CONFIG, &val);
  175. val &= ~LDO_ADE;
  176. ret |= pmic_reg_write(p, MAX8997_REG_LDO1CONFIG, val);
  177. /* LDO2 VALIVE: 1.1V */
  178. val = max8997_reg_ldo(1100000) | EN_LDO;
  179. ret |= pmic_reg_write(p, MAX8997_REG_LDO2CTRL, val);
  180. /* LDO3 VUSB/MIPI: 1.1V */
  181. val = max8997_reg_ldo(1100000) | DIS_LDO; /* OFF */
  182. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, val);
  183. /* LDO4 VMIPI: 1.8V */
  184. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  185. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, val);
  186. /* LDO5 VHSIC: 1.2V */
  187. val = max8997_reg_ldo(1200000) | DIS_LDO; /* OFF */
  188. ret |= pmic_reg_write(p, MAX8997_REG_LDO5CTRL, val);
  189. /* LDO6 VCC_1.8V_PDA: 1.8V */
  190. val = max8997_reg_ldo(1800000) | EN_LDO;
  191. ret |= pmic_reg_write(p, MAX8997_REG_LDO6CTRL, val);
  192. /* LDO7 CAM_ISP: 1.8V */
  193. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  194. ret |= pmic_reg_write(p, MAX8997_REG_LDO7CTRL, val);
  195. /* LDO8 VDAC/VUSB: 3.3V */
  196. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  197. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, val);
  198. /* LDO9 VCC_2.8V_PDA: 2.8V */
  199. val = max8997_reg_ldo(2800000) | EN_LDO;
  200. ret |= pmic_reg_write(p, MAX8997_REG_LDO9CTRL, val);
  201. /* LDO10 VPLL: 1.1V */
  202. val = max8997_reg_ldo(1100000) | EN_LDO;
  203. ret |= pmic_reg_write(p, MAX8997_REG_LDO10CTRL, val);
  204. /* LDO11 TOUCH: 2.8V */
  205. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  206. ret |= pmic_reg_write(p, MAX8997_REG_LDO11CTRL, val);
  207. /* LDO12 VTCAM: 1.8V */
  208. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  209. ret |= pmic_reg_write(p, MAX8997_REG_LDO12CTRL, val);
  210. /* LDO13 VCC_3.0_LCD: 3.0V */
  211. val = max8997_reg_ldo(3000000) | DIS_LDO; /* OFF */
  212. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, val);
  213. /* LDO14 MOTOR: 3.0V */
  214. val = max8997_reg_ldo(3000000) | DIS_LDO; /* OFF */
  215. ret |= pmic_reg_write(p, MAX8997_REG_LDO14CTRL, val);
  216. /* LDO15 LED_A: 2.8V */
  217. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  218. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, val);
  219. /* LDO16 CAM_SENSOR: 1.8V */
  220. val = max8997_reg_ldo(1800000) | DIS_LDO; /* OFF */
  221. ret |= pmic_reg_write(p, MAX8997_REG_LDO16CTRL, val);
  222. /* LDO17 VTF: 2.8V */
  223. val = max8997_reg_ldo(2800000) | DIS_LDO; /* OFF */
  224. ret |= pmic_reg_write(p, MAX8997_REG_LDO17CTRL, val);
  225. /* LDO18 TOUCH_LED 3.3V */
  226. val = max8997_reg_ldo(3300000) | DIS_LDO; /* OFF */
  227. ret |= pmic_reg_write(p, MAX8997_REG_LDO18CTRL, val);
  228. /* LDO21 VDDQ: 1.2V */
  229. val = max8997_reg_ldo(1200000) | EN_LDO;
  230. ret |= pmic_reg_write(p, MAX8997_REG_LDO21CTRL, val);
  231. /* SAFEOUT for both 1 and 2: 4.9V, Active discharge, Enable */
  232. val = (SAFEOUT_4_90V << 0) | (SAFEOUT_4_90V << 2) |
  233. ACTDISSAFEO1 | ACTDISSAFEO2 | ENSAFEOUT1 | ENSAFEOUT2;
  234. ret |= pmic_reg_write(p, MAX8997_REG_SAFEOUTCTRL, val);
  235. if (ret) {
  236. puts("MAX8997 PMIC setting error!\n");
  237. return -1;
  238. }
  239. return 0;
  240. }
  241. int power_init_board(void)
  242. {
  243. int chrg, ret;
  244. struct power_battery *pb;
  245. struct pmic *p_fg, *p_chrg, *p_muic, *p_bat;
  246. ret = pmic_init(I2C_5);
  247. ret |= pmic_init_max8997();
  248. ret |= power_fg_init(I2C_9);
  249. ret |= power_muic_init(I2C_5);
  250. ret |= power_bat_init(0);
  251. if (ret)
  252. return ret;
  253. p_fg = pmic_get("MAX17042_FG");
  254. if (!p_fg) {
  255. puts("MAX17042_FG: Not found\n");
  256. return -ENODEV;
  257. }
  258. p_chrg = pmic_get("MAX8997_PMIC");
  259. if (!p_chrg) {
  260. puts("MAX8997_PMIC: Not found\n");
  261. return -ENODEV;
  262. }
  263. p_muic = pmic_get("MAX8997_MUIC");
  264. if (!p_muic) {
  265. puts("MAX8997_MUIC: Not found\n");
  266. return -ENODEV;
  267. }
  268. p_bat = pmic_get("BAT_TRATS");
  269. if (!p_bat) {
  270. puts("BAT_TRATS: Not found\n");
  271. return -ENODEV;
  272. }
  273. p_fg->parent = p_bat;
  274. p_chrg->parent = p_bat;
  275. p_muic->parent = p_bat;
  276. p_bat->low_power_mode = trats_low_power_mode;
  277. p_bat->pbat->battery_init(p_bat, p_fg, p_chrg, p_muic);
  278. pb = p_bat->pbat;
  279. chrg = p_muic->chrg->chrg_type(p_muic);
  280. debug("CHARGER TYPE: %d\n", chrg);
  281. if (!p_chrg->chrg->chrg_bat_present(p_chrg)) {
  282. puts("No battery detected\n");
  283. return -1;
  284. }
  285. p_fg->fg->fg_battery_check(p_fg, p_bat);
  286. if (pb->bat->state == CHARGE && chrg == CHARGER_USB)
  287. puts("CHARGE Battery !\n");
  288. return 0;
  289. }
  290. int dram_init(void)
  291. {
  292. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE) +
  293. get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  294. return 0;
  295. }
  296. void dram_init_banksize(void)
  297. {
  298. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  299. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  300. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  301. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  302. }
  303. static unsigned int get_hw_revision(void)
  304. {
  305. struct exynos4_gpio_part1 *gpio =
  306. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  307. int hwrev = 0;
  308. int i;
  309. /* hw_rev[3:0] == GPE1[3:0] */
  310. for (i = 0; i < 4; i++) {
  311. s5p_gpio_cfg_pin(&gpio->e1, i, GPIO_INPUT);
  312. s5p_gpio_set_pull(&gpio->e1, i, GPIO_PULL_NONE);
  313. }
  314. udelay(1);
  315. for (i = 0; i < 4; i++)
  316. hwrev |= (s5p_gpio_get_value(&gpio->e1, i) << i);
  317. debug("hwrev 0x%x\n", hwrev);
  318. return hwrev;
  319. }
  320. static void check_hw_revision(void)
  321. {
  322. int hwrev;
  323. hwrev = get_hw_revision();
  324. board_rev |= hwrev;
  325. }
  326. #ifdef CONFIG_DISPLAY_BOARDINFO
  327. int checkboard(void)
  328. {
  329. puts("Board:\tTRATS\n");
  330. return 0;
  331. }
  332. #endif
  333. #ifdef CONFIG_GENERIC_MMC
  334. int board_mmc_init(bd_t *bis)
  335. {
  336. struct exynos4_gpio_part2 *gpio =
  337. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  338. int i, err;
  339. /* eMMC_EN: SD_0_CDn: GPK0[2] Output High */
  340. s5p_gpio_direction_output(&gpio->k0, 2, 1);
  341. s5p_gpio_set_pull(&gpio->k0, 2, GPIO_PULL_NONE);
  342. /*
  343. * eMMC GPIO:
  344. * SDR 8-bit@48MHz at MMC0
  345. * GPK0[0] SD_0_CLK(2)
  346. * GPK0[1] SD_0_CMD(2)
  347. * GPK0[2] SD_0_CDn -> Not used
  348. * GPK0[3:6] SD_0_DATA[0:3](2)
  349. * GPK1[3:6] SD_0_DATA[0:3](3)
  350. *
  351. * DDR 4-bit@26MHz at MMC4
  352. * GPK0[0] SD_4_CLK(3)
  353. * GPK0[1] SD_4_CMD(3)
  354. * GPK0[2] SD_4_CDn -> Not used
  355. * GPK0[3:6] SD_4_DATA[0:3](3)
  356. * GPK1[3:6] SD_4_DATA[4:7](4)
  357. */
  358. for (i = 0; i < 7; i++) {
  359. if (i == 2)
  360. continue;
  361. /* GPK0[0:6] special function 2 */
  362. s5p_gpio_cfg_pin(&gpio->k0, i, 0x2);
  363. /* GPK0[0:6] pull disable */
  364. s5p_gpio_set_pull(&gpio->k0, i, GPIO_PULL_NONE);
  365. /* GPK0[0:6] drv 4x */
  366. s5p_gpio_set_drv(&gpio->k0, i, GPIO_DRV_4X);
  367. }
  368. for (i = 3; i < 7; i++) {
  369. /* GPK1[3:6] special function 3 */
  370. s5p_gpio_cfg_pin(&gpio->k1, i, 0x3);
  371. /* GPK1[3:6] pull disable */
  372. s5p_gpio_set_pull(&gpio->k1, i, GPIO_PULL_NONE);
  373. /* GPK1[3:6] drv 4x */
  374. s5p_gpio_set_drv(&gpio->k1, i, GPIO_DRV_4X);
  375. }
  376. /*
  377. * MMC device init
  378. * mmc0 : eMMC (8-bit buswidth)
  379. * mmc2 : SD card (4-bit buswidth)
  380. */
  381. err = s5p_mmc_init(0, 8);
  382. /* T-flash detect */
  383. s5p_gpio_cfg_pin(&gpio->x3, 4, 0xf);
  384. s5p_gpio_set_pull(&gpio->x3, 4, GPIO_PULL_UP);
  385. /*
  386. * Check the T-flash detect pin
  387. * GPX3[4] T-flash detect pin
  388. */
  389. if (!s5p_gpio_get_value(&gpio->x3, 4)) {
  390. /*
  391. * SD card GPIO:
  392. * GPK2[0] SD_2_CLK(2)
  393. * GPK2[1] SD_2_CMD(2)
  394. * GPK2[2] SD_2_CDn -> Not used
  395. * GPK2[3:6] SD_2_DATA[0:3](2)
  396. */
  397. for (i = 0; i < 7; i++) {
  398. if (i == 2)
  399. continue;
  400. /* GPK2[0:6] special function 2 */
  401. s5p_gpio_cfg_pin(&gpio->k2, i, 0x2);
  402. /* GPK2[0:6] pull disable */
  403. s5p_gpio_set_pull(&gpio->k2, i, GPIO_PULL_NONE);
  404. /* GPK2[0:6] drv 4x */
  405. s5p_gpio_set_drv(&gpio->k2, i, GPIO_DRV_4X);
  406. }
  407. err = s5p_mmc_init(2, 4);
  408. }
  409. return err;
  410. }
  411. #endif
  412. #ifdef CONFIG_USB_GADGET
  413. static int s5pc210_phy_control(int on)
  414. {
  415. int ret = 0;
  416. u32 val = 0;
  417. struct pmic *p = pmic_get("MAX8997_PMIC");
  418. if (!p)
  419. return -ENODEV;
  420. if (pmic_probe(p))
  421. return -1;
  422. if (on) {
  423. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  424. ENSAFEOUT1, LDO_ON);
  425. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  426. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, EN_LDO | val);
  427. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  428. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, EN_LDO | val);
  429. } else {
  430. ret |= pmic_reg_read(p, MAX8997_REG_LDO8CTRL, &val);
  431. ret |= pmic_reg_write(p, MAX8997_REG_LDO8CTRL, DIS_LDO | val);
  432. ret |= pmic_reg_read(p, MAX8997_REG_LDO3CTRL, &val);
  433. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, DIS_LDO | val);
  434. ret |= pmic_set_output(p, MAX8997_REG_SAFEOUTCTRL,
  435. ENSAFEOUT1, LDO_OFF);
  436. }
  437. if (ret) {
  438. puts("MAX8997 LDO setting error!\n");
  439. return -1;
  440. }
  441. return 0;
  442. }
  443. struct s3c_plat_otg_data s5pc210_otg_data = {
  444. .phy_control = s5pc210_phy_control,
  445. .regs_phy = EXYNOS4_USBPHY_BASE,
  446. .regs_otg = EXYNOS4_USBOTG_BASE,
  447. .usb_phy_ctrl = EXYNOS4_USBPHY_CONTROL,
  448. .usb_flags = PHY0_SLEEP,
  449. };
  450. void board_usb_init(void)
  451. {
  452. debug("USB_udc_probe\n");
  453. s3c_udc_probe(&s5pc210_otg_data);
  454. }
  455. #endif
  456. static void pmic_reset(void)
  457. {
  458. struct exynos4_gpio_part2 *gpio =
  459. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  460. s5p_gpio_direction_output(&gpio->x0, 7, 1);
  461. s5p_gpio_set_pull(&gpio->x2, 7, GPIO_PULL_NONE);
  462. }
  463. static void board_clock_init(void)
  464. {
  465. struct exynos4_clock *clk =
  466. (struct exynos4_clock *)samsung_get_base_clock();
  467. writel(CLK_SRC_CPU_VAL, (unsigned int)&clk->src_cpu);
  468. writel(CLK_SRC_TOP0_VAL, (unsigned int)&clk->src_top0);
  469. writel(CLK_SRC_FSYS_VAL, (unsigned int)&clk->src_fsys);
  470. writel(CLK_SRC_PERIL0_VAL, (unsigned int)&clk->src_peril0);
  471. writel(CLK_DIV_CPU0_VAL, (unsigned int)&clk->div_cpu0);
  472. writel(CLK_DIV_CPU1_VAL, (unsigned int)&clk->div_cpu1);
  473. writel(CLK_DIV_DMC0_VAL, (unsigned int)&clk->div_dmc0);
  474. writel(CLK_DIV_DMC1_VAL, (unsigned int)&clk->div_dmc1);
  475. writel(CLK_DIV_LEFTBUS_VAL, (unsigned int)&clk->div_leftbus);
  476. writel(CLK_DIV_RIGHTBUS_VAL, (unsigned int)&clk->div_rightbus);
  477. writel(CLK_DIV_TOP_VAL, (unsigned int)&clk->div_top);
  478. writel(CLK_DIV_FSYS1_VAL, (unsigned int)&clk->div_fsys1);
  479. writel(CLK_DIV_FSYS2_VAL, (unsigned int)&clk->div_fsys2);
  480. writel(CLK_DIV_FSYS3_VAL, (unsigned int)&clk->div_fsys3);
  481. writel(CLK_DIV_PERIL0_VAL, (unsigned int)&clk->div_peril0);
  482. writel(CLK_DIV_PERIL3_VAL, (unsigned int)&clk->div_peril3);
  483. writel(PLL_LOCKTIME, (unsigned int)&clk->apll_lock);
  484. writel(PLL_LOCKTIME, (unsigned int)&clk->mpll_lock);
  485. writel(PLL_LOCKTIME, (unsigned int)&clk->epll_lock);
  486. writel(PLL_LOCKTIME, (unsigned int)&clk->vpll_lock);
  487. writel(APLL_CON1_VAL, (unsigned int)&clk->apll_con1);
  488. writel(APLL_CON0_VAL, (unsigned int)&clk->apll_con0);
  489. writel(MPLL_CON1_VAL, (unsigned int)&clk->mpll_con1);
  490. writel(MPLL_CON0_VAL, (unsigned int)&clk->mpll_con0);
  491. writel(EPLL_CON1_VAL, (unsigned int)&clk->epll_con1);
  492. writel(EPLL_CON0_VAL, (unsigned int)&clk->epll_con0);
  493. writel(VPLL_CON1_VAL, (unsigned int)&clk->vpll_con1);
  494. writel(VPLL_CON0_VAL, (unsigned int)&clk->vpll_con0);
  495. writel(CLK_GATE_IP_CAM_VAL, (unsigned int)&clk->gate_ip_cam);
  496. writel(CLK_GATE_IP_VP_VAL, (unsigned int)&clk->gate_ip_tv);
  497. writel(CLK_GATE_IP_MFC_VAL, (unsigned int)&clk->gate_ip_mfc);
  498. writel(CLK_GATE_IP_G3D_VAL, (unsigned int)&clk->gate_ip_g3d);
  499. writel(CLK_GATE_IP_IMAGE_VAL, (unsigned int)&clk->gate_ip_image);
  500. writel(CLK_GATE_IP_LCD0_VAL, (unsigned int)&clk->gate_ip_lcd0);
  501. writel(CLK_GATE_IP_LCD1_VAL, (unsigned int)&clk->gate_ip_lcd1);
  502. writel(CLK_GATE_IP_FSYS_VAL, (unsigned int)&clk->gate_ip_fsys);
  503. writel(CLK_GATE_IP_GPS_VAL, (unsigned int)&clk->gate_ip_gps);
  504. writel(CLK_GATE_IP_PERIL_VAL, (unsigned int)&clk->gate_ip_peril);
  505. writel(CLK_GATE_IP_PERIR_VAL, (unsigned int)&clk->gate_ip_perir);
  506. writel(CLK_GATE_BLOCK_VAL, (unsigned int)&clk->gate_block);
  507. }
  508. static void board_power_init(void)
  509. {
  510. struct exynos4_power *pwr =
  511. (struct exynos4_power *)samsung_get_base_power();
  512. /* PS HOLD */
  513. writel(EXYNOS4_PS_HOLD_CON_VAL, (unsigned int)&pwr->ps_hold_control);
  514. /* Set power down */
  515. writel(0, (unsigned int)&pwr->cam_configuration);
  516. writel(0, (unsigned int)&pwr->tv_configuration);
  517. writel(0, (unsigned int)&pwr->mfc_configuration);
  518. writel(0, (unsigned int)&pwr->g3d_configuration);
  519. writel(0, (unsigned int)&pwr->lcd1_configuration);
  520. writel(0, (unsigned int)&pwr->gps_configuration);
  521. writel(0, (unsigned int)&pwr->gps_alive_configuration);
  522. }
  523. static void board_uart_init(void)
  524. {
  525. struct exynos4_gpio_part1 *gpio1 =
  526. (struct exynos4_gpio_part1 *)samsung_get_base_gpio_part1();
  527. struct exynos4_gpio_part2 *gpio2 =
  528. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  529. int i;
  530. /*
  531. * UART2 GPIOs
  532. * GPA1CON[0] = UART_2_RXD(2)
  533. * GPA1CON[1] = UART_2_TXD(2)
  534. * GPA1CON[2] = I2C_3_SDA (3)
  535. * GPA1CON[3] = I2C_3_SCL (3)
  536. */
  537. for (i = 0; i < 4; i++) {
  538. s5p_gpio_set_pull(&gpio1->a1, i, GPIO_PULL_NONE);
  539. s5p_gpio_cfg_pin(&gpio1->a1, i, GPIO_FUNC((i > 1) ? 0x3 : 0x2));
  540. }
  541. /* UART_SEL GPY4[7] (part2) at EXYNOS4 */
  542. s5p_gpio_set_pull(&gpio2->y4, 7, GPIO_PULL_UP);
  543. s5p_gpio_direction_output(&gpio2->y4, 7, 1);
  544. }
  545. int board_early_init_f(void)
  546. {
  547. wdt_stop();
  548. pmic_reset();
  549. board_clock_init();
  550. board_uart_init();
  551. board_power_init();
  552. return 0;
  553. }
  554. static void lcd_reset(void)
  555. {
  556. struct exynos4_gpio_part2 *gpio2 =
  557. (struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2();
  558. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  559. udelay(10000);
  560. s5p_gpio_direction_output(&gpio2->y4, 5, 0);
  561. udelay(10000);
  562. s5p_gpio_direction_output(&gpio2->y4, 5, 1);
  563. }
  564. static int lcd_power(void)
  565. {
  566. int ret = 0;
  567. struct pmic *p = pmic_get("MAX8997_PMIC");
  568. if (!p)
  569. return -ENODEV;
  570. if (pmic_probe(p))
  571. return 0;
  572. /* LDO15 voltage: 2.2v */
  573. ret |= pmic_reg_write(p, MAX8997_REG_LDO15CTRL, 0x1c | EN_LDO);
  574. /* LDO13 voltage: 3.0v */
  575. ret |= pmic_reg_write(p, MAX8997_REG_LDO13CTRL, 0x2c | EN_LDO);
  576. if (ret) {
  577. puts("MAX8997 LDO setting error!\n");
  578. return -1;
  579. }
  580. return 0;
  581. }
  582. static struct mipi_dsim_config dsim_config = {
  583. .e_interface = DSIM_VIDEO,
  584. .e_virtual_ch = DSIM_VIRTUAL_CH_0,
  585. .e_pixel_format = DSIM_24BPP_888,
  586. .e_burst_mode = DSIM_BURST_SYNC_EVENT,
  587. .e_no_data_lane = DSIM_DATA_LANE_4,
  588. .e_byte_clk = DSIM_PLL_OUT_DIV8,
  589. .hfp = 1,
  590. .p = 3,
  591. .m = 120,
  592. .s = 1,
  593. /* D-PHY PLL stable time spec :min = 200usec ~ max 400usec */
  594. .pll_stable_time = 500,
  595. /* escape clk : 10MHz */
  596. .esc_clk = 20 * 1000000,
  597. /* stop state holding counter after bta change count 0 ~ 0xfff */
  598. .stop_holding_cnt = 0x7ff,
  599. /* bta timeout 0 ~ 0xff */
  600. .bta_timeout = 0xff,
  601. /* lp rx timeout 0 ~ 0xffff */
  602. .rx_timeout = 0xffff,
  603. };
  604. static struct exynos_platform_mipi_dsim s6e8ax0_platform_data = {
  605. .lcd_panel_info = NULL,
  606. .dsim_config = &dsim_config,
  607. };
  608. static struct mipi_dsim_lcd_device mipi_lcd_device = {
  609. .name = "s6e8ax0",
  610. .id = -1,
  611. .bus_id = 0,
  612. .platform_data = (void *)&s6e8ax0_platform_data,
  613. };
  614. static int mipi_power(void)
  615. {
  616. int ret = 0;
  617. struct pmic *p = pmic_get("MAX8997_PMIC");
  618. if (!p)
  619. return -ENODEV;
  620. if (pmic_probe(p))
  621. return 0;
  622. /* LDO3 voltage: 1.1v */
  623. ret |= pmic_reg_write(p, MAX8997_REG_LDO3CTRL, 0x6 | EN_LDO);
  624. /* LDO4 voltage: 1.8v */
  625. ret |= pmic_reg_write(p, MAX8997_REG_LDO4CTRL, 0x14 | EN_LDO);
  626. if (ret) {
  627. puts("MAX8997 LDO setting error!\n");
  628. return -1;
  629. }
  630. return 0;
  631. }
  632. vidinfo_t panel_info = {
  633. .vl_freq = 60,
  634. .vl_col = 720,
  635. .vl_row = 1280,
  636. .vl_width = 720,
  637. .vl_height = 1280,
  638. .vl_clkp = CONFIG_SYS_HIGH,
  639. .vl_hsp = CONFIG_SYS_LOW,
  640. .vl_vsp = CONFIG_SYS_LOW,
  641. .vl_dp = CONFIG_SYS_LOW,
  642. .vl_bpix = 5, /* Bits per pixel, 2^5 = 32 */
  643. /* s6e8ax0 Panel infomation */
  644. .vl_hspw = 5,
  645. .vl_hbpd = 10,
  646. .vl_hfpd = 10,
  647. .vl_vspw = 2,
  648. .vl_vbpd = 1,
  649. .vl_vfpd = 13,
  650. .vl_cmd_allow_len = 0xf,
  651. .win_id = 3,
  652. .cfg_gpio = NULL,
  653. .backlight_on = NULL,
  654. .lcd_power_on = NULL, /* lcd_power_on in mipi dsi driver */
  655. .reset_lcd = lcd_reset,
  656. .dual_lcd_enabled = 0,
  657. .init_delay = 0,
  658. .power_on_delay = 0,
  659. .reset_delay = 0,
  660. .interface_mode = FIMD_RGB_INTERFACE,
  661. .mipi_enabled = 1,
  662. };
  663. void init_panel_info(vidinfo_t *vid)
  664. {
  665. vid->logo_on = 1,
  666. vid->resolution = HD_RESOLUTION,
  667. vid->rgb_mode = MODE_RGB_P,
  668. #ifdef CONFIG_TIZEN
  669. get_tizen_logo_info(vid);
  670. #endif
  671. if (hwrevision(2))
  672. mipi_lcd_device.reverse_panel = 1;
  673. strcpy(s6e8ax0_platform_data.lcd_panel_name, mipi_lcd_device.name);
  674. s6e8ax0_platform_data.lcd_power = lcd_power;
  675. s6e8ax0_platform_data.mipi_power = mipi_power;
  676. s6e8ax0_platform_data.phy_enable = set_mipi_phy_ctrl;
  677. s6e8ax0_platform_data.lcd_panel_info = (void *)vid;
  678. exynos_mipi_dsi_register_lcd_device(&mipi_lcd_device);
  679. s6e8ax0_init();
  680. exynos_set_dsim_platform_data(&s6e8ax0_platform_data);
  681. setenv("lcdinfo", "lcd=s6e8ax0");
  682. }