MPC8540EVAL.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * (C) Copyright 2002,2003 Motorola,Inc.
  3. * Modified by Lunsheng Wang, lunsheng@sohu.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* mpc8540eval board configuration file */
  24. /* please refer to doc/README.mpc85xxads for more info */
  25. /* make sure you change the MAC address and other network params first,
  26. * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. /* High Level Configuration Options */
  31. #define CONFIG_BOOKE 1 /* BOOKE */
  32. #define CONFIG_E500 1 /* BOOKE e500 family */
  33. #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
  34. #define CONFIG_MPC8540 1 /* MPC8540 specific */
  35. #define CONFIG_MPC8540EVAL 1 /* MPC8540EVAL board specific */
  36. #undef CONFIG_PCI /* pci ethernet support */
  37. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  38. #define CONFIG_ENV_OVERWRITE
  39. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  40. /* Using Localbus SDRAM to emulate flash before we can program the flash,
  41. * normally you only need a flash-boot image(u-boot.bin),if unsure undef this.
  42. * Not availabe for EVAL board
  43. */
  44. #undef CONFIG_RAM_AS_FLASH
  45. /* sysclk for MPC8540EVAL */
  46. #if defined(CONFIG_SYSCLK_66M)
  47. /*
  48. * the oscillator on board is 66Mhz
  49. * can also get 66M clock from external PCI
  50. */
  51. #define CONFIG_SYS_CLK_FREQ 66000000
  52. #else
  53. #define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
  54. #endif
  55. /* below can be toggled for performance analysis. otherwise use default */
  56. #define CONFIG_L2_CACHE /* toggle L2 cache */
  57. #undef CONFIG_BTB /* toggle branch predition */
  58. #define CONFIG_BOARD_PRE_INIT 1 /* Call board_pre_init */
  59. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  60. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  61. #define CONFIG_SYS_MEMTEST_END 0x00400000
  62. #if defined(CONFIG_PCI) && defined(CONFIG_TSEC_ENET)
  63. #error "You can only use either PCI Ethernet Card or TSEC Ethernet, not both."
  64. #endif
  65. /*
  66. * Base addresses -- Note these are effective addresses where the
  67. * actual resources get mapped (not physical addresses)
  68. */
  69. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  70. #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
  71. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  72. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  73. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is now 256MB */
  74. #if defined(CONFIG_RAM_AS_FLASH)
  75. #define CONFIG_SYS_LBC_SDRAM_BASE 0xfc000000 /* Localbus SDRAM */
  76. #else
  77. #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  78. #endif
  79. #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 0MB */
  80. #if defined(CONFIG_RAM_AS_FLASH)
  81. #define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH 16M */
  82. #define CONFIG_SYS_BR0_PRELIM 0xf8001801 /* port size 32bit */
  83. #else /* Boot from real Flash */
  84. #define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
  85. #define CONFIG_SYS_BR0_PRELIM 0xff801001 /* port size 16bit */
  86. #endif
  87. #define CONFIG_SYS_OR0_PRELIM 0xff806f67 /* 8MB Flash */
  88. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  89. #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
  90. #undef CONFIG_SYS_FLASH_CHECKSUM
  91. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Timeout for Flash Erase (in ms)*/
  92. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms)*/
  93. #define CONFIG_SYS_FLASH_CFI 1
  94. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  95. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  96. #define CONFIG_SYS_RAMBOOT
  97. #else
  98. #undef CONFIG_SYS_RAMBOOT
  99. #endif
  100. /* DDR Setup */
  101. #define CONFIG_FSL_DDR1
  102. #undef CONFIG_FSL_DDR_INTERACTIVE
  103. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  104. #define CONFIG_DDR_SPD
  105. #define CONFIG_DDR_DLL /* possible DLL fix needed */
  106. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  107. #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  108. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  109. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  110. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  111. #define CONFIG_VERY_BIG_RAM
  112. #define CONFIG_NUM_DDR_CONTROLLERS 1
  113. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  114. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  115. /* I2C addresses of SPD EEPROMs */
  116. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  117. #undef CONFIG_CLOCKS_IN_MHZ
  118. /* local bus definitions */
  119. #define CONFIG_SYS_BR2_PRELIM 0xf0001861 /* 64MB localbus SDRAM */
  120. #define CONFIG_SYS_OR2_PRELIM 0xfc006901
  121. #define CONFIG_SYS_LBC_LCRR 0x00030004 /* local bus freq divider*/
  122. #define CONFIG_SYS_LBC_LBCR 0x00000000
  123. #define CONFIG_SYS_LBC_LSRT 0x20000000
  124. #define CONFIG_SYS_LBC_MRTPR 0x20000000
  125. #define CONFIG_SYS_LBC_LSDMR_1 0x2861b723
  126. #define CONFIG_SYS_LBC_LSDMR_2 0x0861b723
  127. #define CONFIG_SYS_LBC_LSDMR_3 0x0861b723
  128. #define CONFIG_SYS_LBC_LSDMR_4 0x1861b723
  129. #define CONFIG_SYS_LBC_LSDMR_5 0x4061b723
  130. #if defined(CONFIG_RAM_AS_FLASH)
  131. #define CONFIG_SYS_BR4_PRELIM 0xf8000801 /* 32KB, 8-bit wide for ADS config reg */
  132. #else
  133. #define CONFIG_SYS_BR4_PRELIM 0xf8000801 /* 32KB, 8-bit wide for ADS config reg */
  134. #endif
  135. #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
  136. #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
  137. #define CONFIG_SYS_INIT_RAM_LOCK 1
  138. #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* Initial RAM address */
  139. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
  140. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  141. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  142. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  143. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  144. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  145. /* Serial Port */
  146. #define CONFIG_CONS_INDEX 1
  147. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  148. #define CONFIG_SYS_NS16550
  149. #define CONFIG_SYS_NS16550_SERIAL
  150. #define CONFIG_SYS_NS16550_REG_SIZE 1
  151. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  152. #define CONFIG_BAUDRATE 115200
  153. #define CONFIG_SYS_BAUDRATE_TABLE \
  154. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  155. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  156. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  157. /* Use the HUSH parser */
  158. #define CONFIG_SYS_HUSH_PARSER
  159. #ifdef CONFIG_SYS_HUSH_PARSER
  160. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  161. #endif
  162. /*
  163. * I2C
  164. */
  165. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  166. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  167. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  168. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  169. #define CONFIG_SYS_I2C_SLAVE 0x7F
  170. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  171. #define CONFIG_SYS_I2C_OFFSET 0x3000
  172. /* General PCI */
  173. #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
  174. #define CONFIG_SYS_PCI_MEM_PHYS 0x80000000
  175. #define CONFIG_SYS_PCI_MEM_SIZE 0x20000000
  176. #define CONFIG_SYS_PCI_IO_BASE 0xe2000000
  177. #if defined(CONFIG_PCI)
  178. #define CONFIG_NET_MULTI
  179. #undef CONFIG_EEPRO100
  180. #define CONFIG_TULIP
  181. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  182. #if !defined(CONFIG_PCI_PNP)
  183. #define PCI_ENET0_IOADDR 0xe0000000
  184. #define PCI_ENET0_MEMADDR 0xe0000000
  185. #define PCI_IDSEL_NUMBER 0x0c /*slot0->3(IDSEL)=12->15*/
  186. #endif
  187. #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
  188. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  189. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0008
  190. #elif defined(CONFIG_TSEC_ENET)
  191. #define CONFIG_NET_MULTI 1
  192. #define CONFIG_MII 1 /* MII PHY management */
  193. #define CONFIG_TSEC1 1
  194. #define CONFIG_HAS_ETH0
  195. #define CONFIG_TSEC1_NAME "TSEC0"
  196. #define CONFIG_TSEC2 1
  197. #define CONFIG_HAS_ETH1
  198. #define CONFIG_TSEC2_NAME "TSEC1"
  199. #define CONFIG_MPC85XX_FEC 1
  200. #define CONFIG_HAS_ETH2
  201. #define CONFIG_MPC85XX_FEC_NAME "FEC"
  202. #define TSEC1_PHY_ADDR 7
  203. #define TSEC2_PHY_ADDR 4
  204. #define FEC_PHY_ADDR 2
  205. #define TSEC1_PHYIDX 0
  206. #define TSEC2_PHYIDX 0
  207. #define FEC_PHYIDX 0
  208. #define TSEC1_FLAGS TSEC_GIGABIT
  209. #define TSEC2_FLAGS TSEC_GIGABIT
  210. #define FEC_FLAGS 0
  211. /* Options are: TSEC[0-1], FEC */
  212. #define CONFIG_ETHPRIME "TSEC0"
  213. #define CONFIG_PHY_M88E1011 1 /* GigaBit Ether PHY */
  214. #define INTEL_LXT971_PHY 1
  215. #endif
  216. /* Environment */
  217. #ifndef CONFIG_SYS_RAMBOOT
  218. #if defined(CONFIG_RAM_AS_FLASH)
  219. #define CONFIG_ENV_IS_NOWHERE
  220. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x100000)
  221. #define CONFIG_ENV_SIZE 0x2000
  222. #else
  223. #define CONFIG_ENV_IS_IN_FLASH 1
  224. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
  225. #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
  226. #endif
  227. #define CONFIG_ENV_SIZE 0x2000
  228. #else
  229. /* #define CONFIG_SYS_NO_FLASH 1 */ /* Flash is not usable now */
  230. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  231. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  232. #define CONFIG_ENV_SIZE 0x2000
  233. #endif
  234. #define CONFIG_BOOTARGS "root=/dev/ram rw console=ttyS0,115200"
  235. #define CONFIG_BOOTCOMMAND "bootm 0xff800000 0xffa00000"
  236. #define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
  237. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  238. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  239. /*
  240. * BOOTP options
  241. */
  242. #define CONFIG_BOOTP_BOOTFILESIZE
  243. #define CONFIG_BOOTP_BOOTPATH
  244. #define CONFIG_BOOTP_GATEWAY
  245. #define CONFIG_BOOTP_HOSTNAME
  246. /*
  247. * Command line configuration.
  248. */
  249. #include <config_cmd_default.h>
  250. #define CONFIG_CMD_PING
  251. #define CONFIG_CMD_I2C
  252. #if defined(CONFIG_PCI)
  253. #define CONFIG_CMD_PCI
  254. #endif
  255. #if defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_RAM_AS_FLASH)
  256. #undef CONFIG_CMD_ENV
  257. #undef CONFIG_CMD_LOADS
  258. #endif
  259. #undef CONFIG_WATCHDOG /* watchdog disabled */
  260. /*
  261. * Miscellaneous configurable options
  262. */
  263. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  264. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  265. #define CONFIG_SYS_PROMPT "MPC8540EVAL=> "/* Monitor Command Prompt */
  266. #if defined(CONFIG_CMD_KGDB)
  267. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  268. #else
  269. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  270. #endif
  271. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  272. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  273. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  274. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  275. /*
  276. * For booting Linux, the board info and command line data
  277. * have to be in the first 8 MB of memory, since this is
  278. * the maximum mapped by the Linux kernel during initialization.
  279. */
  280. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  281. /*
  282. * Internal Definitions
  283. *
  284. * Boot Flags
  285. */
  286. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  287. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  288. #if defined(CONFIG_CMD_KGDB)
  289. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  290. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  291. #endif
  292. /*****************************/
  293. /* Environment Configuration */
  294. /*****************************/
  295. /* The mac addresses for all ethernet interface */
  296. /* NOTE: change below for your network setting!!! */
  297. #if defined(CONFIG_TSEC_ENET)
  298. #define CONFIG_ETHADDR 00:01:af:07:9b:8a
  299. #define CONFIG_ETH1ADDR 00:01:af:07:9b:8b
  300. #define CONFIG_ETH2ADDR 00:01:af:07:9b:8c
  301. #endif
  302. #define CONFIG_ROOTPATH /nfsroot
  303. #define CONFIG_BOOTFILE your.uImage
  304. #define CONFIG_SERVERIP 192.168.101.1
  305. #define CONFIG_IPADDR 192.168.101.11
  306. #define CONFIG_GATEWAYIP 192.168.101.0
  307. #define CONFIG_NETMASK 255.255.255.0
  308. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  309. #define CONFIG_HOSTNAME MPC8540EVAL
  310. #endif /* __CONFIG_H */