dlvision-10g.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * (C) Copyright 2010
  3. * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <command.h>
  25. #include <asm/processor.h>
  26. #include <asm/io.h>
  27. #include <asm/ppc4xx-gpio.h>
  28. #include <gdsys_fpga.h>
  29. #include "../common/osd.h"
  30. #define LATCH2_BASE (CONFIG_SYS_LATCH_BASE + 0x200)
  31. #define LATCH2_MC2_PRESENT_N 0x0080
  32. enum {
  33. UNITTYPE_VIDEO_USER = 0,
  34. UNITTYPE_MAIN_USER = 1,
  35. UNITTYPE_VIDEO_SERVER = 2,
  36. UNITTYPE_MAIN_SERVER = 3,
  37. };
  38. enum {
  39. HWVER_101 = 0,
  40. HWVER_110 = 1,
  41. };
  42. enum {
  43. AUDIO_NONE = 0,
  44. AUDIO_TX = 1,
  45. AUDIO_RX = 2,
  46. AUDIO_RXTX = 3,
  47. };
  48. enum {
  49. SYSCLK_156250 = 2,
  50. };
  51. enum {
  52. RAM_NONE = 0,
  53. RAM_DDR2_32 = 1,
  54. RAM_DDR2_64 = 2,
  55. };
  56. static void print_fpga_info(unsigned dev)
  57. {
  58. ihs_fpga_t *fpga = (ihs_fpga_t *) CONFIG_SYS_FPGA_BASE(dev);
  59. u16 versions = in_le16(&fpga->versions);
  60. u16 fpga_version = in_le16(&fpga->fpga_version);
  61. u16 fpga_features = in_le16(&fpga->fpga_features);
  62. unsigned unit_type;
  63. unsigned hardware_version;
  64. unsigned feature_compression;
  65. unsigned feature_rs232;
  66. unsigned feature_audio;
  67. unsigned feature_sysclock;
  68. unsigned feature_ramconfig;
  69. unsigned feature_carrier_speed;
  70. unsigned feature_carriers;
  71. unsigned feature_video_channels;
  72. int fpga_state = get_fpga_state(dev);
  73. printf("FPGA%d: ", dev);
  74. hardware_version = versions & 0x000f;
  75. if (fpga_state
  76. && !((hardware_version == HWVER_101)
  77. && (fpga_state == FPGA_STATE_DONE_FAILED))) {
  78. puts("not available\n");
  79. print_fpga_state(dev);
  80. return;
  81. }
  82. unit_type = (versions >> 4) & 0x000f;
  83. hardware_version = versions & 0x000f;
  84. feature_compression = (fpga_features >> 13) & 0x0003;
  85. feature_rs232 = fpga_features & (1<<11);
  86. feature_audio = (fpga_features >> 9) & 0x0003;
  87. feature_sysclock = (fpga_features >> 7) & 0x0003;
  88. feature_ramconfig = (fpga_features >> 5) & 0x0003;
  89. feature_carrier_speed = fpga_features & (1<<4);
  90. feature_carriers = (fpga_features >> 2) & 0x0003;
  91. feature_video_channels = fpga_features & 0x0003;
  92. switch (unit_type) {
  93. case UNITTYPE_VIDEO_USER:
  94. printf("Videochannel Userside");
  95. break;
  96. case UNITTYPE_MAIN_USER:
  97. printf("Mainchannel Userside");
  98. break;
  99. case UNITTYPE_VIDEO_SERVER:
  100. printf("Videochannel Serverside");
  101. break;
  102. case UNITTYPE_MAIN_SERVER:
  103. printf("Mainchannel Serverside");
  104. break;
  105. default:
  106. printf("UnitType %d(not supported)", unit_type);
  107. break;
  108. }
  109. switch (hardware_version) {
  110. case HWVER_101:
  111. printf(" HW-Ver 1.01\n");
  112. break;
  113. case HWVER_110:
  114. printf(" HW-Ver 1.10\n");
  115. break;
  116. default:
  117. printf(" HW-Ver %d(not supported)\n",
  118. hardware_version);
  119. break;
  120. }
  121. printf(" FPGA V %d.%02d, features:",
  122. fpga_version / 100, fpga_version % 100);
  123. printf(" %sRS232", feature_rs232 ? "" : "no ");
  124. switch (feature_audio) {
  125. case AUDIO_NONE:
  126. printf(", no audio");
  127. break;
  128. case AUDIO_TX:
  129. printf(", audio tx");
  130. break;
  131. case AUDIO_RX:
  132. printf(", audio rx");
  133. break;
  134. case AUDIO_RXTX:
  135. printf(", audio rx+tx");
  136. break;
  137. default:
  138. printf(", audio %d(not supported)", feature_audio);
  139. break;
  140. }
  141. switch (feature_sysclock) {
  142. case SYSCLK_156250:
  143. printf(", clock 156.25 MHz");
  144. break;
  145. default:
  146. printf(", clock %d(not supported)", feature_sysclock);
  147. break;
  148. }
  149. puts(",\n ");
  150. switch (feature_ramconfig) {
  151. case RAM_NONE:
  152. printf("no RAM");
  153. break;
  154. case RAM_DDR2_32:
  155. printf("RAM 32 bit DDR2");
  156. break;
  157. case RAM_DDR2_64:
  158. printf("RAM 64 bit DDR2");
  159. break;
  160. default:
  161. printf("RAM %d(not supported)", feature_ramconfig);
  162. break;
  163. }
  164. printf(", %d carrier(s) %s", feature_carriers,
  165. feature_carrier_speed ? "10 Gbit/s" : "of unknown speed");
  166. printf(", %d video channel(s)\n", feature_video_channels);
  167. }
  168. /*
  169. * Check Board Identity:
  170. */
  171. int checkboard(void)
  172. {
  173. char *s = getenv("serial#");
  174. u16 latch2 = in_le16((void *)LATCH2_BASE);
  175. printf("Board: ");
  176. printf("DLVision 10G");
  177. if (s != NULL) {
  178. puts(", serial# ");
  179. puts(s);
  180. }
  181. puts("\n");
  182. print_fpga_info(0);
  183. if (!(latch2 & LATCH2_MC2_PRESENT_N))
  184. print_fpga_info(1);
  185. return 0;
  186. }
  187. int last_stage_init(void)
  188. {
  189. ihs_fpga_t *fpga = (ihs_fpga_t *) CONFIG_SYS_FPGA_BASE(0);
  190. u16 versions = in_le16(&fpga->versions);
  191. u16 latch2 = in_le16((void *)LATCH2_BASE);
  192. if (((versions >> 4) & 0x000f) != UNITTYPE_MAIN_USER)
  193. return 0;
  194. if (!get_fpga_state(0))
  195. osd_probe(0);
  196. if (!(latch2 & LATCH2_MC2_PRESENT_N) && !get_fpga_state(1))
  197. osd_probe(1);
  198. return 0;
  199. }