cpu.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /*
  2. * Copyright (C) 2005-2006 Atmel Corporation
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <asm/io.h>
  25. #include <asm/sections.h>
  26. #include <asm/sysreg.h>
  27. #include <asm/arch/clk.h>
  28. #include <asm/arch/memory-map.h>
  29. #include "hsmc3.h"
  30. #include "sm.h"
  31. /* Sanity checks */
  32. #if (CFG_CLKDIV_CPU > CFG_CLKDIV_HSB) \
  33. || (CFG_CLKDIV_HSB > CFG_CLKDIV_PBA) \
  34. || (CFG_CLKDIV_HSB > CFG_CLKDIV_PBB)
  35. # error Constraint fCPU >= fHSB >= fPB{A,B} violated
  36. #endif
  37. #if defined(CONFIG_PLL) && ((CFG_PLL0_MUL < 1) || (CFG_PLL0_DIV < 1))
  38. # error Invalid PLL multiplier and/or divider
  39. #endif
  40. DECLARE_GLOBAL_DATA_PTR;
  41. static void pm_init(void)
  42. {
  43. uint32_t cksel;
  44. #ifdef CONFIG_PLL
  45. /* Initialize the PLL */
  46. sm_writel(PM_PLL0, (SM_BF(PLLCOUNT, CFG_PLL0_SUPPRESS_CYCLES)
  47. | SM_BF(PLLMUL, CFG_PLL0_MUL - 1)
  48. | SM_BF(PLLDIV, CFG_PLL0_DIV - 1)
  49. | SM_BF(PLLOPT, CFG_PLL0_OPT)
  50. | SM_BF(PLLOSC, 0)
  51. | SM_BIT(PLLEN)));
  52. /* Wait for lock */
  53. while (!(sm_readl(PM_ISR) & SM_BIT(LOCK0))) ;
  54. #endif
  55. /* Set up clocks for the CPU and all peripheral buses */
  56. cksel = 0;
  57. if (CFG_CLKDIV_CPU)
  58. cksel |= SM_BIT(CPUDIV) | SM_BF(CPUSEL, CFG_CLKDIV_CPU - 1);
  59. if (CFG_CLKDIV_HSB)
  60. cksel |= SM_BIT(HSBDIV) | SM_BF(HSBSEL, CFG_CLKDIV_HSB - 1);
  61. if (CFG_CLKDIV_PBA)
  62. cksel |= SM_BIT(PBADIV) | SM_BF(PBASEL, CFG_CLKDIV_PBA - 1);
  63. if (CFG_CLKDIV_PBB)
  64. cksel |= SM_BIT(PBBDIV) | SM_BF(PBBSEL, CFG_CLKDIV_PBB - 1);
  65. sm_writel(PM_CKSEL, cksel);
  66. gd->cpu_hz = get_cpu_clk_rate();
  67. #ifdef CONFIG_PLL
  68. /* Use PLL0 as main clock */
  69. sm_writel(PM_MCCTRL, SM_BIT(PLLSEL));
  70. #endif
  71. }
  72. int cpu_init(void)
  73. {
  74. extern void _evba(void);
  75. char *p;
  76. gd->cpu_hz = CFG_OSC0_HZ;
  77. /* TODO: Move somewhere else, but needs to be run before we
  78. * increase the clock frequency. */
  79. hsmc3_writel(MODE0, 0x00031103);
  80. hsmc3_writel(CYCLE0, 0x000c000d);
  81. hsmc3_writel(PULSE0, 0x0b0a0906);
  82. hsmc3_writel(SETUP0, 0x00010002);
  83. pm_init();
  84. sysreg_write(EVBA, (unsigned long)&_evba);
  85. asm volatile("csrf %0" : : "i"(SYSREG_EM_OFFSET));
  86. /* Lock everything that mess with the flash in the icache */
  87. for (p = __flashprog_start; p <= (__flashprog_end + CFG_ICACHE_LINESZ);
  88. p += CFG_ICACHE_LINESZ)
  89. asm volatile("cache %0, 0x02" : "=m"(*p) :: "memory");
  90. return 0;
  91. }
  92. void prepare_to_boot(void)
  93. {
  94. /* Flush both caches and the write buffer */
  95. asm volatile("cache %0[4], 010\n\t"
  96. "cache %0[0], 000\n\t"
  97. "sync 0" : : "r"(0) : "memory");
  98. }
  99. int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  100. {
  101. /* This will reset the CPU core, caches, MMU and all internal busses */
  102. __builtin_mtdr(8, 1 << 13); /* set DC:DBE */
  103. __builtin_mtdr(8, 1 << 30); /* set DC:RES */
  104. /* Flush the pipeline before we declare it a failure */
  105. asm volatile("sub pc, pc, -4");
  106. return -1;
  107. }