tlb.c 2.6 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677
  1. /*
  2. * Copyright 2010 Freescale Semiconductor, Inc.
  3. * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  4. * Timur Tabi <timur@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the Free
  8. * Software Foundation; either version 2 of the License, or (at your option)
  9. * any later version.
  10. */
  11. #include <common.h>
  12. #include <asm/mmu.h>
  13. struct fsl_e_tlb_entry tlb_table[] = {
  14. /* TLB 0 - for temp stack in cache */
  15. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  16. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  17. 0, 0, BOOKE_PAGESZ_4K, 0),
  18. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  19. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  20. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  23. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  24. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  25. 0, 0, BOOKE_PAGESZ_4K, 0),
  26. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  27. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  28. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  29. 0, 0, BOOKE_PAGESZ_4K, 0),
  30. /* TLB 1 */
  31. /* *I*** - Covers boot page */
  32. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  33. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I,
  34. 0, 0, BOOKE_PAGESZ_4K, 1),
  35. /* *I*G* - CCSRBAR */
  36. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  37. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  38. 0, 1, BOOKE_PAGESZ_1M, 1),
  39. /* *I*G* - eLBC */
  40. SET_TLB_ENTRY(1, CONFIG_SYS_ELBC_BASE, CONFIG_SYS_ELBC_BASE_PHYS,
  41. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  42. 0, 2, BOOKE_PAGESZ_1M, 1),
  43. #if defined(CONFIG_TRAILBLAZER)
  44. /* *I*G - L2SRAM */
  45. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS,
  46. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  47. 0, 9, BOOKE_PAGESZ_256K, 1),
  48. #else
  49. /* *I*G* - PCI */
  50. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  51. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  52. 0, 3, BOOKE_PAGESZ_256M, 1),
  53. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x10000000,
  54. CONFIG_SYS_PCIE1_MEM_PHYS + 0x10000000,
  55. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  56. 0, 4, BOOKE_PAGESZ_256M, 1),
  57. /* *I*G* - PCI I/O */
  58. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  59. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  60. 0, 5, BOOKE_PAGESZ_256K, 1),
  61. #ifdef CONFIG_SYS_RAMBOOT
  62. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  63. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  64. 0, 6, BOOKE_PAGESZ_1G, 1),
  65. #endif
  66. #endif
  67. };
  68. int num_tlb_entries = ARRAY_SIZE(tlb_table);