clock.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * clock.c
  3. *
  4. * clocks for AM33XX based boards
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <asm/arch/cpu.h>
  20. #include <asm/arch/clock.h>
  21. #include <asm/arch/hardware.h>
  22. #include <asm/io.h>
  23. #define PRCM_MOD_EN 0x2
  24. #define PRCM_FORCE_WAKEUP 0x2
  25. #define PRCM_FUNCTL 0x0
  26. #define PRCM_EMIF_CLK_ACTIVITY BIT(2)
  27. #define PRCM_L3_GCLK_ACTIVITY BIT(4)
  28. #define PLL_BYPASS_MODE 0x4
  29. #define ST_MN_BYPASS 0x00000100
  30. #define ST_DPLL_CLK 0x00000001
  31. #define CLK_SEL_MASK 0x7ffff
  32. #define CLK_DIV_MASK 0x1f
  33. #define CLK_DIV2_MASK 0x7f
  34. #define CLK_SEL_SHIFT 0x8
  35. #define CLK_MODE_SEL 0x7
  36. #define CLK_MODE_MASK 0xfffffff8
  37. #define CLK_DIV_SEL 0xFFFFFFE0
  38. #define CPGMAC0_IDLE 0x30000
  39. const struct cm_perpll *cmper = (struct cm_perpll *)CM_PER;
  40. const struct cm_wkuppll *cmwkup = (struct cm_wkuppll *)CM_WKUP;
  41. const struct cm_dpll *cmdpll = (struct cm_dpll *)CM_DPLL;
  42. static void enable_interface_clocks(void)
  43. {
  44. /* Enable all the Interconnect Modules */
  45. writel(PRCM_MOD_EN, &cmper->l3clkctrl);
  46. while (readl(&cmper->l3clkctrl) != PRCM_MOD_EN)
  47. ;
  48. writel(PRCM_MOD_EN, &cmper->l4lsclkctrl);
  49. while (readl(&cmper->l4lsclkctrl) != PRCM_MOD_EN)
  50. ;
  51. writel(PRCM_MOD_EN, &cmper->l4fwclkctrl);
  52. while (readl(&cmper->l4fwclkctrl) != PRCM_MOD_EN)
  53. ;
  54. writel(PRCM_MOD_EN, &cmwkup->wkl4wkclkctrl);
  55. while (readl(&cmwkup->wkl4wkclkctrl) != PRCM_MOD_EN)
  56. ;
  57. writel(PRCM_MOD_EN, &cmper->l3instrclkctrl);
  58. while (readl(&cmper->l3instrclkctrl) != PRCM_MOD_EN)
  59. ;
  60. writel(PRCM_MOD_EN, &cmper->l4hsclkctrl);
  61. while (readl(&cmper->l4hsclkctrl) != PRCM_MOD_EN)
  62. ;
  63. writel(PRCM_MOD_EN, &cmwkup->wkgpio0clkctrl);
  64. while (readl(&cmwkup->wkgpio0clkctrl) != PRCM_MOD_EN)
  65. ;
  66. }
  67. /*
  68. * Force power domain wake up transition
  69. * Ensure that the corresponding interface clock is active before
  70. * using the peripheral
  71. */
  72. static void power_domain_wkup_transition(void)
  73. {
  74. writel(PRCM_FORCE_WAKEUP, &cmper->l3clkstctrl);
  75. writel(PRCM_FORCE_WAKEUP, &cmper->l4lsclkstctrl);
  76. writel(PRCM_FORCE_WAKEUP, &cmwkup->wkclkstctrl);
  77. writel(PRCM_FORCE_WAKEUP, &cmper->l4fwclkstctrl);
  78. writel(PRCM_FORCE_WAKEUP, &cmper->l3sclkstctrl);
  79. }
  80. /*
  81. * Enable the peripheral clock for required peripherals
  82. */
  83. static void enable_per_clocks(void)
  84. {
  85. /* Enable the control module though RBL would have done it*/
  86. writel(PRCM_MOD_EN, &cmwkup->wkctrlclkctrl);
  87. while (readl(&cmwkup->wkctrlclkctrl) != PRCM_MOD_EN)
  88. ;
  89. /* Enable the module clock */
  90. writel(PRCM_MOD_EN, &cmper->timer2clkctrl);
  91. while (readl(&cmper->timer2clkctrl) != PRCM_MOD_EN)
  92. ;
  93. /* Select the Master osc 24 MHZ as Timer2 clock source */
  94. writel(0x1, &cmdpll->clktimer2clk);
  95. /* UART0 */
  96. writel(PRCM_MOD_EN, &cmwkup->wkup_uart0ctrl);
  97. while (readl(&cmwkup->wkup_uart0ctrl) != PRCM_MOD_EN)
  98. ;
  99. /* MMC0*/
  100. writel(PRCM_MOD_EN, &cmper->mmc0clkctrl);
  101. while (readl(&cmper->mmc0clkctrl) != PRCM_MOD_EN)
  102. ;
  103. /* i2c0 */
  104. writel(PRCM_MOD_EN, &cmwkup->wkup_i2c0ctrl);
  105. while (readl(&cmwkup->wkup_i2c0ctrl) != PRCM_MOD_EN)
  106. ;
  107. /* gpio1 module */
  108. writel(PRCM_MOD_EN, &cmper->gpio1clkctrl);
  109. while (readl(&cmper->gpio1clkctrl) != PRCM_MOD_EN)
  110. ;
  111. /* gpio2 module */
  112. writel(PRCM_MOD_EN, &cmper->gpio2clkctrl);
  113. while (readl(&cmper->gpio2clkctrl) != PRCM_MOD_EN)
  114. ;
  115. /* gpio3 module */
  116. writel(PRCM_MOD_EN, &cmper->gpio3clkctrl);
  117. while (readl(&cmper->gpio3clkctrl) != PRCM_MOD_EN)
  118. ;
  119. /* i2c1 */
  120. writel(PRCM_MOD_EN, &cmper->i2c1clkctrl);
  121. while (readl(&cmper->i2c1clkctrl) != PRCM_MOD_EN)
  122. ;
  123. /* Ethernet */
  124. writel(PRCM_MOD_EN, &cmper->cpgmac0clkctrl);
  125. while ((readl(&cmper->cpgmac0clkctrl) & CPGMAC0_IDLE) != PRCM_FUNCTL)
  126. ;
  127. }
  128. static void mpu_pll_config(void)
  129. {
  130. u32 clkmode, clksel, div_m2;
  131. clkmode = readl(&cmwkup->clkmoddpllmpu);
  132. clksel = readl(&cmwkup->clkseldpllmpu);
  133. div_m2 = readl(&cmwkup->divm2dpllmpu);
  134. /* Set the PLL to bypass Mode */
  135. writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllmpu);
  136. while (readl(&cmwkup->idlestdpllmpu) != ST_MN_BYPASS)
  137. ;
  138. clksel = clksel & (~CLK_SEL_MASK);
  139. clksel = clksel | ((MPUPLL_M << CLK_SEL_SHIFT) | MPUPLL_N);
  140. writel(clksel, &cmwkup->clkseldpllmpu);
  141. div_m2 = div_m2 & ~CLK_DIV_MASK;
  142. div_m2 = div_m2 | MPUPLL_M2;
  143. writel(div_m2, &cmwkup->divm2dpllmpu);
  144. clkmode = clkmode | CLK_MODE_SEL;
  145. writel(clkmode, &cmwkup->clkmoddpllmpu);
  146. while (readl(&cmwkup->idlestdpllmpu) != ST_DPLL_CLK)
  147. ;
  148. }
  149. static void core_pll_config(void)
  150. {
  151. u32 clkmode, clksel, div_m4, div_m5, div_m6;
  152. clkmode = readl(&cmwkup->clkmoddpllcore);
  153. clksel = readl(&cmwkup->clkseldpllcore);
  154. div_m4 = readl(&cmwkup->divm4dpllcore);
  155. div_m5 = readl(&cmwkup->divm5dpllcore);
  156. div_m6 = readl(&cmwkup->divm6dpllcore);
  157. /* Set the PLL to bypass Mode */
  158. writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllcore);
  159. while (readl(&cmwkup->idlestdpllcore) != ST_MN_BYPASS)
  160. ;
  161. clksel = clksel & (~CLK_SEL_MASK);
  162. clksel = clksel | ((COREPLL_M << CLK_SEL_SHIFT) | COREPLL_N);
  163. writel(clksel, &cmwkup->clkseldpllcore);
  164. div_m4 = div_m4 & ~CLK_DIV_MASK;
  165. div_m4 = div_m4 | COREPLL_M4;
  166. writel(div_m4, &cmwkup->divm4dpllcore);
  167. div_m5 = div_m5 & ~CLK_DIV_MASK;
  168. div_m5 = div_m5 | COREPLL_M5;
  169. writel(div_m5, &cmwkup->divm5dpllcore);
  170. div_m6 = div_m6 & ~CLK_DIV_MASK;
  171. div_m6 = div_m6 | COREPLL_M6;
  172. writel(div_m6, &cmwkup->divm6dpllcore);
  173. clkmode = clkmode | CLK_MODE_SEL;
  174. writel(clkmode, &cmwkup->clkmoddpllcore);
  175. while (readl(&cmwkup->idlestdpllcore) != ST_DPLL_CLK)
  176. ;
  177. }
  178. static void per_pll_config(void)
  179. {
  180. u32 clkmode, clksel, div_m2;
  181. clkmode = readl(&cmwkup->clkmoddpllper);
  182. clksel = readl(&cmwkup->clkseldpllper);
  183. div_m2 = readl(&cmwkup->divm2dpllper);
  184. /* Set the PLL to bypass Mode */
  185. writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllper);
  186. while (readl(&cmwkup->idlestdpllper) != ST_MN_BYPASS)
  187. ;
  188. clksel = clksel & (~CLK_SEL_MASK);
  189. clksel = clksel | ((PERPLL_M << CLK_SEL_SHIFT) | PERPLL_N);
  190. writel(clksel, &cmwkup->clkseldpllper);
  191. div_m2 = div_m2 & ~CLK_DIV2_MASK;
  192. div_m2 = div_m2 | PERPLL_M2;
  193. writel(div_m2, &cmwkup->divm2dpllper);
  194. clkmode = clkmode | CLK_MODE_SEL;
  195. writel(clkmode, &cmwkup->clkmoddpllper);
  196. while (readl(&cmwkup->idlestdpllper) != ST_DPLL_CLK)
  197. ;
  198. }
  199. void ddr_pll_config(unsigned int ddrpll_m)
  200. {
  201. u32 clkmode, clksel, div_m2;
  202. clkmode = readl(&cmwkup->clkmoddpllddr);
  203. clksel = readl(&cmwkup->clkseldpllddr);
  204. div_m2 = readl(&cmwkup->divm2dpllddr);
  205. /* Set the PLL to bypass Mode */
  206. clkmode = (clkmode & CLK_MODE_MASK) | PLL_BYPASS_MODE;
  207. writel(clkmode, &cmwkup->clkmoddpllddr);
  208. /* Wait till bypass mode is enabled */
  209. while ((readl(&cmwkup->idlestdpllddr) & ST_MN_BYPASS)
  210. != ST_MN_BYPASS)
  211. ;
  212. clksel = clksel & (~CLK_SEL_MASK);
  213. clksel = clksel | ((ddrpll_m << CLK_SEL_SHIFT) | DDRPLL_N);
  214. writel(clksel, &cmwkup->clkseldpllddr);
  215. div_m2 = div_m2 & CLK_DIV_SEL;
  216. div_m2 = div_m2 | DDRPLL_M2;
  217. writel(div_m2, &cmwkup->divm2dpllddr);
  218. clkmode = (clkmode & CLK_MODE_MASK) | CLK_MODE_SEL;
  219. writel(clkmode, &cmwkup->clkmoddpllddr);
  220. /* Wait till dpll is locked */
  221. while ((readl(&cmwkup->idlestdpllddr) & ST_DPLL_CLK) != ST_DPLL_CLK)
  222. ;
  223. }
  224. void enable_emif_clocks(void)
  225. {
  226. /* Enable the EMIF_FW Functional clock */
  227. writel(PRCM_MOD_EN, &cmper->emiffwclkctrl);
  228. /* Enable EMIF0 Clock */
  229. writel(PRCM_MOD_EN, &cmper->emifclkctrl);
  230. /* Poll if module is functional */
  231. while ((readl(&cmper->emifclkctrl)) != PRCM_MOD_EN)
  232. ;
  233. }
  234. /*
  235. * Configure the PLL/PRCM for necessary peripherals
  236. */
  237. void pll_init()
  238. {
  239. mpu_pll_config();
  240. core_pll_config();
  241. per_pll_config();
  242. /* Enable the required interconnect clocks */
  243. enable_interface_clocks();
  244. /* Power domain wake up transition */
  245. power_domain_wkup_transition();
  246. /* Enable the required peripherals */
  247. enable_per_clocks();
  248. }