start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <asm-offsets.h>
  32. #include <config.h>
  33. #include <version.h>
  34. #include <asm/system.h>
  35. .globl _start
  36. _start: b reset
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. ldr pc, _not_used
  42. ldr pc, _irq
  43. ldr pc, _fiq
  44. #ifdef CONFIG_SPL_BUILD
  45. _undefined_instruction: .word _undefined_instruction
  46. _software_interrupt: .word _software_interrupt
  47. _prefetch_abort: .word _prefetch_abort
  48. _data_abort: .word _data_abort
  49. _not_used: .word _not_used
  50. _irq: .word _irq
  51. _fiq: .word _fiq
  52. _pad: .word 0x12345678 /* now 16*4=64 */
  53. #else
  54. _undefined_instruction: .word undefined_instruction
  55. _software_interrupt: .word software_interrupt
  56. _prefetch_abort: .word prefetch_abort
  57. _data_abort: .word data_abort
  58. _not_used: .word not_used
  59. _irq: .word irq
  60. _fiq: .word fiq
  61. _pad: .word 0x12345678 /* now 16*4=64 */
  62. #endif /* CONFIG_SPL_BUILD */
  63. .global _end_vect
  64. _end_vect:
  65. .balignl 16,0xdeadbeef
  66. /*************************************************************************
  67. *
  68. * Startup Code (reset vector)
  69. *
  70. * do important init only if we don't start from memory!
  71. * setup Memory and board specific bits prior to relocation.
  72. * relocate armboot to ram
  73. * setup stack
  74. *
  75. *************************************************************************/
  76. .globl _TEXT_BASE
  77. _TEXT_BASE:
  78. .word CONFIG_SYS_TEXT_BASE
  79. /*
  80. * These are defined in the board-specific linker script.
  81. */
  82. .globl _bss_start_ofs
  83. _bss_start_ofs:
  84. .word __bss_start - _start
  85. .global _image_copy_end_ofs
  86. _image_copy_end_ofs:
  87. .word __image_copy_end - _start
  88. .globl _bss_end_ofs
  89. _bss_end_ofs:
  90. .word __bss_end__ - _start
  91. .globl _end_ofs
  92. _end_ofs:
  93. .word _end - _start
  94. #ifdef CONFIG_USE_IRQ
  95. /* IRQ stack memory (calculated at run-time) */
  96. .globl IRQ_STACK_START
  97. IRQ_STACK_START:
  98. .word 0x0badc0de
  99. /* IRQ stack memory (calculated at run-time) */
  100. .globl FIQ_STACK_START
  101. FIQ_STACK_START:
  102. .word 0x0badc0de
  103. #endif
  104. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  105. .globl IRQ_STACK_START_IN
  106. IRQ_STACK_START_IN:
  107. .word 0x0badc0de
  108. /*
  109. * the actual reset code
  110. */
  111. reset:
  112. bl save_boot_params
  113. /*
  114. * set the cpu to SVC32 mode
  115. */
  116. mrs r0, cpsr
  117. bic r0, r0, #0x1f
  118. orr r0, r0, #0xd3
  119. msr cpsr,r0
  120. /*
  121. * Setup vector:
  122. * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
  123. * Continue to use ROM code vector only in OMAP4 spl)
  124. */
  125. #if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
  126. /* Set V=0 in CP15 SCTRL register - for VBAR to point to vector */
  127. mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTRL Register
  128. bic r0, #CR_V @ V = 0
  129. mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTRL Register
  130. /* Set vector address in CP15 VBAR register */
  131. ldr r0, =_start
  132. mcr p15, 0, r0, c12, c0, 0 @Set VBAR
  133. #endif
  134. /* the mask ROM code should have PLL and others stable */
  135. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  136. bl cpu_init_cp15
  137. bl cpu_init_crit
  138. #endif
  139. /* Set stackpointer in internal RAM to call board_init_f */
  140. call_board_init_f:
  141. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  142. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  143. ldr r0,=0x00000000
  144. bl board_init_f
  145. /*------------------------------------------------------------------------------*/
  146. /*
  147. * void relocate_code (addr_sp, gd, addr_moni)
  148. *
  149. * This "function" does not return, instead it continues in RAM
  150. * after relocating the monitor code.
  151. *
  152. */
  153. .globl relocate_code
  154. relocate_code:
  155. mov r4, r0 /* save addr_sp */
  156. mov r5, r1 /* save addr of gd */
  157. mov r6, r2 /* save addr of destination */
  158. /* Set up the stack */
  159. stack_setup:
  160. mov sp, r4
  161. adr r0, _start
  162. cmp r0, r6
  163. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  164. beq clear_bss /* skip relocation */
  165. mov r1, r6 /* r1 <- scratch for copy_loop */
  166. ldr r3, _image_copy_end_ofs
  167. add r2, r0, r3 /* r2 <- source end address */
  168. copy_loop:
  169. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  170. stmia r1!, {r9-r10} /* copy to target address [r1] */
  171. cmp r0, r2 /* until source end address [r2] */
  172. blo copy_loop
  173. #ifndef CONFIG_SPL_BUILD
  174. /*
  175. * fix .rel.dyn relocations
  176. */
  177. ldr r0, _TEXT_BASE /* r0 <- Text base */
  178. sub r9, r6, r0 /* r9 <- relocation offset */
  179. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  180. add r10, r10, r0 /* r10 <- sym table in FLASH */
  181. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  182. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  183. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  184. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  185. fixloop:
  186. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  187. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  188. ldr r1, [r2, #4]
  189. and r7, r1, #0xff
  190. cmp r7, #23 /* relative fixup? */
  191. beq fixrel
  192. cmp r7, #2 /* absolute fixup? */
  193. beq fixabs
  194. /* ignore unknown type of fixup */
  195. b fixnext
  196. fixabs:
  197. /* absolute fix: set location to (offset) symbol value */
  198. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  199. add r1, r10, r1 /* r1 <- address of symbol in table */
  200. ldr r1, [r1, #4] /* r1 <- symbol value */
  201. add r1, r1, r9 /* r1 <- relocated sym addr */
  202. b fixnext
  203. fixrel:
  204. /* relative fix: increase location by offset */
  205. ldr r1, [r0]
  206. add r1, r1, r9
  207. fixnext:
  208. str r1, [r0]
  209. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  210. cmp r2, r3
  211. blo fixloop
  212. b clear_bss
  213. _rel_dyn_start_ofs:
  214. .word __rel_dyn_start - _start
  215. _rel_dyn_end_ofs:
  216. .word __rel_dyn_end - _start
  217. _dynsym_start_ofs:
  218. .word __dynsym_start - _start
  219. #endif /* #ifndef CONFIG_SPL_BUILD */
  220. clear_bss:
  221. #ifdef CONFIG_SPL_BUILD
  222. /* No relocation for SPL */
  223. ldr r0, =__bss_start
  224. ldr r1, =__bss_end__
  225. #else
  226. ldr r0, _bss_start_ofs
  227. ldr r1, _bss_end_ofs
  228. mov r4, r6 /* reloc addr */
  229. add r0, r0, r4
  230. add r1, r1, r4
  231. #endif
  232. mov r2, #0x00000000 /* clear */
  233. clbss_l:str r2, [r0] /* clear loop... */
  234. add r0, r0, #4
  235. cmp r0, r1
  236. bne clbss_l
  237. /*
  238. * We are done. Do not return, instead branch to second part of board
  239. * initialization, now running from RAM.
  240. */
  241. jump_2_ram:
  242. /*
  243. * If I-cache is enabled invalidate it
  244. */
  245. #ifndef CONFIG_SYS_ICACHE_OFF
  246. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  247. mcr p15, 0, r0, c7, c10, 4 @ DSB
  248. mcr p15, 0, r0, c7, c5, 4 @ ISB
  249. #endif
  250. ldr r0, _board_init_r_ofs
  251. adr r1, _start
  252. add lr, r0, r1
  253. add lr, lr, r9
  254. /* setup parameters for board_init_r */
  255. mov r0, r5 /* gd_t */
  256. mov r1, r6 /* dest_addr */
  257. /* jump to it ... */
  258. mov pc, lr
  259. _board_init_r_ofs:
  260. .word board_init_r - _start
  261. /*************************************************************************
  262. *
  263. * cpu_init_cp15
  264. *
  265. * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
  266. * CONFIG_SYS_ICACHE_OFF is defined.
  267. *
  268. *************************************************************************/
  269. .globl cpu_init_cp15
  270. cpu_init_cp15:
  271. /*
  272. * Invalidate L1 I/D
  273. */
  274. mov r0, #0 @ set up for MCR
  275. mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
  276. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  277. mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
  278. mcr p15, 0, r0, c7, c10, 4 @ DSB
  279. mcr p15, 0, r0, c7, c5, 4 @ ISB
  280. /*
  281. * disable MMU stuff and caches
  282. */
  283. mrc p15, 0, r0, c1, c0, 0
  284. bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
  285. bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
  286. orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
  287. orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
  288. #ifdef CONFIG_SYS_ICACHE_OFF
  289. bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
  290. #else
  291. orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
  292. #endif
  293. mcr p15, 0, r0, c1, c0, 0
  294. mov pc, lr @ back to my caller
  295. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  296. /*************************************************************************
  297. *
  298. * CPU_init_critical registers
  299. *
  300. * setup important registers
  301. * setup memory timing
  302. *
  303. *************************************************************************/
  304. cpu_init_crit:
  305. /*
  306. * Jump to board specific initialization...
  307. * The Mask ROM will have already initialized
  308. * basic memory. Go here to bump up clock rate and handle
  309. * wake up conditions.
  310. */
  311. mov ip, lr @ persevere link reg across call
  312. bl lowlevel_init @ go setup pll,mux,memory
  313. mov lr, ip @ restore link
  314. mov pc, lr @ back to my caller
  315. #endif
  316. #ifndef CONFIG_SPL_BUILD
  317. /*
  318. *************************************************************************
  319. *
  320. * Interrupt handling
  321. *
  322. *************************************************************************
  323. */
  324. @
  325. @ IRQ stack frame.
  326. @
  327. #define S_FRAME_SIZE 72
  328. #define S_OLD_R0 68
  329. #define S_PSR 64
  330. #define S_PC 60
  331. #define S_LR 56
  332. #define S_SP 52
  333. #define S_IP 48
  334. #define S_FP 44
  335. #define S_R10 40
  336. #define S_R9 36
  337. #define S_R8 32
  338. #define S_R7 28
  339. #define S_R6 24
  340. #define S_R5 20
  341. #define S_R4 16
  342. #define S_R3 12
  343. #define S_R2 8
  344. #define S_R1 4
  345. #define S_R0 0
  346. #define MODE_SVC 0x13
  347. #define I_BIT 0x80
  348. /*
  349. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  350. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  351. */
  352. .macro bad_save_user_regs
  353. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
  354. @ user stack
  355. stmia sp, {r0 - r12} @ Save user registers (now in
  356. @ svc mode) r0-r12
  357. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
  358. @ stack
  359. ldmia r2, {r2 - r3} @ get values for "aborted" pc
  360. @ and cpsr (into parm regs)
  361. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  362. add r5, sp, #S_SP
  363. mov r1, lr
  364. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  365. mov r0, sp @ save current stack into r0
  366. @ (param register)
  367. .endm
  368. .macro irq_save_user_regs
  369. sub sp, sp, #S_FRAME_SIZE
  370. stmia sp, {r0 - r12} @ Calling r0-r12
  371. add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
  372. @ a reserved stack spot would
  373. @ be good.
  374. stmdb r8, {sp, lr}^ @ Calling SP, LR
  375. str lr, [r8, #0] @ Save calling PC
  376. mrs r6, spsr
  377. str r6, [r8, #4] @ Save CPSR
  378. str r0, [r8, #8] @ Save OLD_R0
  379. mov r0, sp
  380. .endm
  381. .macro irq_restore_user_regs
  382. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  383. mov r0, r0
  384. ldr lr, [sp, #S_PC] @ Get PC
  385. add sp, sp, #S_FRAME_SIZE
  386. subs pc, lr, #4 @ return & move spsr_svc into
  387. @ cpsr
  388. .endm
  389. .macro get_bad_stack
  390. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
  391. @ in banked mode)
  392. str lr, [r13] @ save caller lr in position 0
  393. @ of saved stack
  394. mrs lr, spsr @ get the spsr
  395. str lr, [r13, #4] @ save spsr in position 1 of
  396. @ saved stack
  397. mov r13, #MODE_SVC @ prepare SVC-Mode
  398. @ msr spsr_c, r13
  399. msr spsr, r13 @ switch modes, make sure
  400. @ moves will execute
  401. mov lr, pc @ capture return pc
  402. movs pc, lr @ jump to next instruction &
  403. @ switch modes.
  404. .endm
  405. .macro get_bad_stack_swi
  406. sub r13, r13, #4 @ space on current stack for
  407. @ scratch reg.
  408. str r0, [r13] @ save R0's value.
  409. ldr r0, IRQ_STACK_START_IN @ get data regions start
  410. @ spots for abort stack
  411. str lr, [r0] @ save caller lr in position 0
  412. @ of saved stack
  413. mrs r0, spsr @ get the spsr
  414. str lr, [r0, #4] @ save spsr in position 1 of
  415. @ saved stack
  416. ldr r0, [r13] @ restore r0
  417. add r13, r13, #4 @ pop stack entry
  418. .endm
  419. .macro get_irq_stack @ setup IRQ stack
  420. ldr sp, IRQ_STACK_START
  421. .endm
  422. .macro get_fiq_stack @ setup FIQ stack
  423. ldr sp, FIQ_STACK_START
  424. .endm
  425. /*
  426. * exception handlers
  427. */
  428. .align 5
  429. undefined_instruction:
  430. get_bad_stack
  431. bad_save_user_regs
  432. bl do_undefined_instruction
  433. .align 5
  434. software_interrupt:
  435. get_bad_stack_swi
  436. bad_save_user_regs
  437. bl do_software_interrupt
  438. .align 5
  439. prefetch_abort:
  440. get_bad_stack
  441. bad_save_user_regs
  442. bl do_prefetch_abort
  443. .align 5
  444. data_abort:
  445. get_bad_stack
  446. bad_save_user_regs
  447. bl do_data_abort
  448. .align 5
  449. not_used:
  450. get_bad_stack
  451. bad_save_user_regs
  452. bl do_not_used
  453. #ifdef CONFIG_USE_IRQ
  454. .align 5
  455. irq:
  456. get_irq_stack
  457. irq_save_user_regs
  458. bl do_irq
  459. irq_restore_user_regs
  460. .align 5
  461. fiq:
  462. get_fiq_stack
  463. /* someone ought to write a more effective fiq_save_user_regs */
  464. irq_save_user_regs
  465. bl do_fiq
  466. irq_restore_user_regs
  467. #else
  468. .align 5
  469. irq:
  470. get_bad_stack
  471. bad_save_user_regs
  472. bl do_irq
  473. .align 5
  474. fiq:
  475. get_bad_stack
  476. bad_save_user_regs
  477. bl do_fiq
  478. #endif /* CONFIG_USE_IRQ */
  479. #endif /* CONFIG_SPL_BUILD */