VCMA9.h 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /*
  2. * (C) Copyright 2002, 2003
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. * Gary Jennejohn <garyj@denx.de>
  6. * David Mueller <d.mueller@elsoft.ch>
  7. *
  8. * Configuation settings for the MPL VCMA9 board.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #ifndef __CONFIG_H
  29. #define __CONFIG_H
  30. #define MACH_TYPE_MPL_VCMA9 227
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_ARM920T /* This is an ARM920T Core */
  36. #define CONFIG_S3C24X0 /* in a SAMSUNG S3C24x0-type SoC */
  37. #define CONFIG_S3C2410 /* specifically a SAMSUNG S3C2410 SoC */
  38. #define CONFIG_VCMA9 /* on a MPL VCMA9 Board */
  39. #define CONFIG_MACH_TYPE MACH_TYPE_MPL_VCMA9 /* Machine type */
  40. #define CONFIG_SYS_TEXT_BASE 0x0
  41. #define CONFIG_SYS_ARM_CACHE_WRITETHROUGH
  42. /* input clock of PLL (VCMA9 has 12MHz input clock) */
  43. #define CONFIG_SYS_CLK_FREQ 12000000
  44. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  45. #define CONFIG_SETUP_MEMORY_TAGS
  46. #define CONFIG_INITRD_TAG
  47. /*
  48. * BOOTP options
  49. */
  50. #define CONFIG_BOOTP_BOOTFILESIZE
  51. #define CONFIG_BOOTP_BOOTPATH
  52. #define CONFIG_BOOTP_GATEWAY
  53. #define CONFIG_BOOTP_HOSTNAME
  54. /*
  55. * Command line configuration.
  56. */
  57. #include <config_cmd_default.h>
  58. #define CONFIG_CMD_CACHE
  59. #define CONFIG_CMD_EEPROM
  60. #define CONFIG_CMD_I2C
  61. #define CONFIG_CMD_USB
  62. #define CONFIG_CMD_REGINFO
  63. #define CONFIG_CMD_DATE
  64. #define CONFIG_CMD_ELF
  65. #define CONFIG_CMD_DHCP
  66. #define CONFIG_CMD_PING
  67. #define CONFIG_CMD_BSP
  68. #define CONFIG_CMD_NAND
  69. #define CONFIG_CMD_NAND_YAFFS
  70. #define CONFIG_BOARD_LATE_INIT
  71. #define CONFIG_SYS_HUSH_PARSER
  72. #define CONFIG_CMDLINE_EDITING
  73. /*
  74. * I2C stuff:
  75. * the MPL VCMA9 is equipped with an ATMEL 24C256 EEPROM at
  76. * address 0x50 with 16bit addressing
  77. */
  78. #define CONFIG_HARD_I2C /* I2C with hardware support */
  79. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
  80. #define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave addr */
  81. /* we use the built-in I2C controller */
  82. #define CONFIG_DRIVER_S3C24X0_I2C
  83. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  84. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  85. /* use EEPROM for environment vars */
  86. #define CONFIG_ENV_IS_IN_EEPROM 1
  87. /* environment starts at offset 0 */
  88. #define CONFIG_ENV_OFFSET 0x000
  89. /* 2KB should be more than enough */
  90. #define CONFIG_ENV_SIZE 0x800
  91. #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
  92. /* 64 bytes page write mode on 24C256 */
  93. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
  94. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  95. /*
  96. * Hardware drivers
  97. */
  98. #define CONFIG_CS8900 /* we have a CS8900 on-board */
  99. #define CONFIG_CS8900_BASE 0x20000300
  100. #define CONFIG_CS8900_BUS16
  101. /*
  102. * select serial console configuration
  103. */
  104. #define CONFIG_S3C24X0_SERIAL
  105. #define CONFIG_SERIAL1 1 /* we use SERIAL 1 on VCMA9 */
  106. /* USB support (currently only works with D-cache off) */
  107. #define CONFIG_USB_OHCI
  108. #define CONFIG_USB_OHCI_S3C24XX
  109. #define CONFIG_USB_KEYBOARD
  110. #define CONFIG_USB_STORAGE
  111. #define CONFIG_DOS_PARTITION
  112. /* Enable needed helper functions */
  113. #define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
  114. /* RTC */
  115. #define CONFIG_RTC_S3C24X0
  116. /* allow to overwrite serial and ethaddr */
  117. #define CONFIG_ENV_OVERWRITE
  118. #define CONFIG_BAUDRATE 9600
  119. #define CONFIG_BOOTDELAY 5
  120. #define CONFIG_BOOT_RETRY_TIME -1
  121. #define CONFIG_RESET_TO_RETRY
  122. #define CONFIG_ZERO_BOOTDELAY_CHECK
  123. #define CONFIG_NETMASK 255.255.255.0
  124. #define CONFIG_IPADDR 10.0.0.110
  125. #define CONFIG_SERVERIP 10.0.0.1
  126. #if defined(CONFIG_CMD_KGDB)
  127. /* speed to run kgdb serial port */
  128. #define CONFIG_KGDB_BAUDRATE 115200
  129. /* what's this ? it's not used anywhere */
  130. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  131. #endif
  132. /* Miscellaneous configurable options */
  133. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  134. #define CONFIG_SYS_PROMPT "VCMA9 # "
  135. #define CONFIG_SYS_CBSIZE 256
  136. /* Print Buffer Size */
  137. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  138. #define CONFIG_SYS_MAXARGS 16
  139. /* Boot Argument Buffer Size */
  140. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  141. #define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
  142. #define CONFIG_DISPLAY_BOARDINFO /* Display board info */
  143. #define CONFIG_SYS_MEMTEST_START 0x30000000 /* memtest works on */
  144. #define CONFIG_SYS_MEMTEST_END 0x31FFFFFF /* 32 MB in DRAM */
  145. #define CONFIG_SYS_ALT_MEMTEST
  146. #define CONFIG_SYS_LOAD_ADDR 0x30800000
  147. /* we configure PWM Timer 4 to 1ms 1000Hz */
  148. #define CONFIG_SYS_HZ 1000
  149. /* support additional compression methods */
  150. #define CONFIG_BZIP2
  151. #define CONFIG_LZO
  152. #define CONFIG_LZMA
  153. /* Ident */
  154. /*#define VERSION_TAG "released"*/
  155. #define VERSION_TAG "unstable"
  156. #define CONFIG_IDENT_STRING "\n(c) 2003 - 2011 by MPL AG Switzerland, " \
  157. "MEV-10080-001 " VERSION_TAG
  158. /* Physical Memory Map */
  159. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  160. #define PHYS_SDRAM_1 0x30000000 /* SDRAM Bank #1 */
  161. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  162. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  163. /* FLASH and environment organization */
  164. #define CONFIG_SYS_FLASH_CFI
  165. #define CONFIG_FLASH_CFI_DRIVER
  166. #define CONFIG_FLASH_CFI_LEGACY
  167. #define CONFIG_SYS_FLASH_LEGACY_512Kx16
  168. #define CONFIG_FLASH_SHOW_PROGRESS 45
  169. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  170. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  171. #define CONFIG_SYS_MAX_FLASH_SECT (19)
  172. /*
  173. * Size of malloc() pool
  174. * BZIP2 / LZO / LZMA need a lot of RAM
  175. */
  176. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  177. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  178. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  179. /* NAND configuration */
  180. #ifdef CONFIG_CMD_NAND
  181. #define CONFIG_NAND_S3C2410
  182. #define CONFIG_SYS_S3C2410_NAND_HWECC
  183. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  184. #define CONFIG_SYS_NAND_BASE 0x4E000000
  185. #define CONFIG_S3C24XX_CUSTOM_NAND_TIMING
  186. #define CONFIG_S3C24XX_TACLS 1
  187. #define CONFIG_S3C24XX_TWRPH0 5
  188. #define CONFIG_S3C24XX_TWRPH1 3
  189. #endif
  190. #define MULTI_PURPOSE_SOCKET_ADDR 0x08000000
  191. /* File system */
  192. #define CONFIG_CMD_FAT
  193. #define CONFIG_CMD_EXT2
  194. #define CONFIG_CMD_UBI
  195. #define CONFIG_CMD_UBIFS
  196. #define CONFIG_CMD_JFFS2
  197. #define CONFIG_YAFFS2
  198. #define CONFIG_RBTREE
  199. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  200. #define CONFIG_MTD_PARTITIONS
  201. #define CONFIG_CMD_MTDPARTS
  202. #define CONFIG_LZO
  203. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  204. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
  205. GENERATED_GBL_DATA_SIZE)
  206. #define CONFIG_BOARD_EARLY_INIT_F
  207. #endif /* __CONFIG_H */