sdram.c 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120
  1. /*
  2. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  3. *
  4. * Authors: Nick.Spence@freescale.com
  5. * Wilson.Lo@freescale.com
  6. * scottwood@freescale.com
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS for A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc83xx.h>
  28. #include <spd_sdram.h>
  29. #include <asm/bitops.h>
  30. #include <asm/io.h>
  31. #include <asm/processor.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. static void resume_from_sleep(void)
  34. {
  35. u32 magic = *(u32 *)0;
  36. typedef void (*func_t)(void);
  37. func_t resume = *(func_t *)4;
  38. if (magic == 0xf5153ae5)
  39. resume();
  40. gd->flags &= ~GD_FLG_SILENT;
  41. puts("\nResume from sleep failed: bad magic word\n");
  42. }
  43. /* Fixed sdram init -- doesn't use serial presence detect.
  44. *
  45. * This is useful for faster booting in configs where the RAM is unlikely
  46. * to be changed, or for things like NAND booting where space is tight.
  47. */
  48. static long fixed_sdram(void)
  49. {
  50. volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
  51. u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
  52. u32 msize_log2 = __ilog2(msize);
  53. im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
  54. im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1);
  55. im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE;
  56. /*
  57. * Erratum DDR3 requires a 50ms delay after clearing DDRCDR[DDR_cfg],
  58. * or the DDR2 controller may fail to initialize correctly.
  59. */
  60. udelay(50000);
  61. im->ddr.csbnds[0].csbnds = (msize - 1) >> 24;
  62. im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
  63. /* Currently we use only one CS, so disable the other bank. */
  64. im->ddr.cs_config[1] = 0;
  65. im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL;
  66. im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  67. im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  68. im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  69. im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  70. if (im->pmc.pmccr1 & PMCCR1_POWER_OFF)
  71. im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG | SDRAM_CFG_BI;
  72. else
  73. im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
  74. im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
  75. im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
  76. im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
  77. im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  78. sync();
  79. /* enable DDR controller */
  80. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  81. sync();
  82. return msize;
  83. }
  84. phys_size_t initdram(int board_type)
  85. {
  86. volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
  87. u32 msize;
  88. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
  89. return -1;
  90. /* DDR SDRAM */
  91. msize = fixed_sdram();
  92. if (im->pmc.pmccr1 & PMCCR1_POWER_OFF)
  93. resume_from_sleep();
  94. /* return total bus SDRAM size(bytes) -- DDR */
  95. return msize;
  96. }