vom405.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. /*
  2. * (C) Copyright 2001-2004
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <command.h>
  26. #include <malloc.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. extern void lxt971_no_sleep(void);
  29. /* fpga configuration data - not compressed, generated by bin2c */
  30. const unsigned char fpgadata[] =
  31. {
  32. #include "fpgadata.c"
  33. };
  34. int filesize = sizeof(fpgadata);
  35. int board_early_init_f (void)
  36. {
  37. /*
  38. * IRQ 0-15 405GP internally generated; active high; level sensitive
  39. * IRQ 16 405GP internally generated; active low; level sensitive
  40. * IRQ 17-24 RESERVED
  41. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  42. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  43. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  44. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  45. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  46. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  47. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  48. */
  49. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  50. mtdcr(uicer, 0x00000000); /* disable all ints */
  51. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  52. mtdcr(uicpr, 0xFFFFFF80); /* set int polarities */
  53. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  54. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  55. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  56. /*
  57. * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
  58. */
  59. mtebc (epcr, 0xa8400000); /* ebc always driven */
  60. /*
  61. * Reset CPLD via GPIO12 (CS3) pin
  62. */
  63. out32(GPIO0_OR, in32(GPIO0_OR) & ~(0x80000000 >> 12));
  64. udelay(1000); /* wait 1ms */
  65. out32(GPIO0_OR, in32(GPIO0_OR) | (0x80000000 >> 12));
  66. udelay(1000); /* wait 1ms */
  67. return 0;
  68. }
  69. /* ------------------------------------------------------------------------- */
  70. int misc_init_r (void)
  71. {
  72. /* adjust flash start and offset */
  73. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  74. gd->bd->bi_flashoffset = 0;
  75. return (0);
  76. }
  77. /*
  78. * Check Board Identity:
  79. */
  80. int checkboard (void)
  81. {
  82. char str[64];
  83. int i = getenv_r ("serial#", str, sizeof(str));
  84. int flashcnt;
  85. int delay;
  86. volatile unsigned char *led_reg = (unsigned char *)((ulong)CAN_BA + 0x1000);
  87. puts ("Board: ");
  88. if (i == -1) {
  89. puts ("### No HW ID - assuming VOM405");
  90. } else {
  91. puts(str);
  92. }
  93. printf(" (PLD-Version=%02d)\n", *led_reg);
  94. /*
  95. * Flash LEDs
  96. */
  97. for (flashcnt = 0; flashcnt < 3; flashcnt++) {
  98. *led_reg = 0x40; /* LED_B..D off */
  99. for (delay = 0; delay < 100; delay++)
  100. udelay(1000);
  101. *led_reg = 0x47; /* LED_B..D on */
  102. for (delay = 0; delay < 50; delay++)
  103. udelay(1000);
  104. }
  105. *led_reg = 0x40;
  106. return 0;
  107. }
  108. /* ------------------------------------------------------------------------- */
  109. long int initdram (int board_type)
  110. {
  111. unsigned long val;
  112. mtdcr(memcfga, mem_mb0cf);
  113. val = mfdcr(memcfgd);
  114. #if 0
  115. printf("\nmb0cf=%x\n", val); /* test-only */
  116. printf("strap=%x\n", mfdcr(strap)); /* test-only */
  117. #endif
  118. return (4*1024*1024 << ((val & 0x000e0000) >> 17));
  119. }
  120. /* ------------------------------------------------------------------------- */
  121. void reset_phy(void)
  122. {
  123. #ifdef CONFIG_LXT971_NO_SLEEP
  124. /*
  125. * Disable sleep mode in LXT971
  126. */
  127. lxt971_no_sleep();
  128. #endif
  129. }