speed.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <ppc_asm.tmpl>
  25. #include <ppc4xx.h>
  26. #include <asm/processor.h>
  27. /* ------------------------------------------------------------------------- */
  28. #define ONE_BILLION 1000000000
  29. #if defined(CONFIG_405GP) || defined(CONFIG_405CR)
  30. void get_sys_info (PPC405_SYS_INFO * sysInfo)
  31. {
  32. unsigned long pllmr;
  33. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ / 1000);
  34. uint pvr = get_pvr();
  35. unsigned long psr;
  36. unsigned long m;
  37. /*
  38. * Read PLL Mode register
  39. */
  40. pllmr = mfdcr (pllmd);
  41. /*
  42. * Read Pin Strapping register
  43. */
  44. psr = mfdcr (strap);
  45. /*
  46. * Determine FWD_DIV.
  47. */
  48. sysInfo->pllFwdDiv = 8 - ((pllmr & PLLMR_FWD_DIV_MASK) >> 29);
  49. /*
  50. * Determine FBK_DIV.
  51. */
  52. sysInfo->pllFbkDiv = ((pllmr & PLLMR_FB_DIV_MASK) >> 25);
  53. if (sysInfo->pllFbkDiv == 0) {
  54. sysInfo->pllFbkDiv = 16;
  55. }
  56. /*
  57. * Determine PLB_DIV.
  58. */
  59. sysInfo->pllPlbDiv = ((pllmr & PLLMR_CPU_TO_PLB_MASK) >> 17) + 1;
  60. /*
  61. * Determine PCI_DIV.
  62. */
  63. sysInfo->pllPciDiv = ((pllmr & PLLMR_PCI_TO_PLB_MASK) >> 13) + 1;
  64. /*
  65. * Determine EXTBUS_DIV.
  66. */
  67. sysInfo->pllExtBusDiv = ((pllmr & PLLMR_EXB_TO_PLB_MASK) >> 11) + 2;
  68. /*
  69. * Determine OPB_DIV.
  70. */
  71. sysInfo->pllOpbDiv = ((pllmr & PLLMR_OPB_TO_PLB_MASK) >> 15) + 1;
  72. /*
  73. * Check if PPC405GPr used (mask minor revision field)
  74. */
  75. if ((pvr & 0xfffffff0) == (PVR_405GPR_RB & 0xfffffff0)) {
  76. /*
  77. * Determine FWD_DIV B (only PPC405GPr with new mode strapping).
  78. */
  79. sysInfo->pllFwdDivB = 8 - (pllmr & PLLMR_FWDB_DIV_MASK);
  80. /*
  81. * Determine factor m depending on PLL feedback clock source
  82. */
  83. if (!(psr & PSR_PCI_ASYNC_EN)) {
  84. if (psr & PSR_NEW_MODE_EN) {
  85. /*
  86. * sync pci clock used as feedback (new mode)
  87. */
  88. m = 1 * sysInfo->pllFwdDivB * 2 * sysInfo->pllPciDiv;
  89. } else {
  90. /*
  91. * sync pci clock used as feedback (legacy mode)
  92. */
  93. m = 1 * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv * sysInfo->pllPciDiv;
  94. }
  95. } else if (psr & PSR_NEW_MODE_EN) {
  96. if (psr & PSR_PERCLK_SYNC_MODE_EN) {
  97. /*
  98. * PerClk used as feedback (new mode)
  99. */
  100. m = 1 * sysInfo->pllFwdDivB * 2 * sysInfo->pllExtBusDiv;
  101. } else {
  102. /*
  103. * CPU clock used as feedback (new mode)
  104. */
  105. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDiv;
  106. }
  107. } else if (sysInfo->pllExtBusDiv == sysInfo->pllFbkDiv) {
  108. /*
  109. * PerClk used as feedback (legacy mode)
  110. */
  111. m = 1 * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv * sysInfo->pllExtBusDiv;
  112. } else {
  113. /*
  114. * PLB clock used as feedback (legacy mode)
  115. */
  116. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB * sysInfo->pllPlbDiv;
  117. }
  118. sysInfo->freqVCOMhz = (1000000 * m) / sysClkPeriodPs;
  119. sysInfo->freqProcessor = (sysInfo->freqVCOMhz * 1000000) / sysInfo->pllFwdDiv;
  120. sysInfo->freqPLB = (sysInfo->freqVCOMhz * 1000000) /
  121. (sysInfo->pllFwdDivB * sysInfo->pllPlbDiv);
  122. } else {
  123. /*
  124. * Check pllFwdDiv to see if running in bypass mode where the CPU speed
  125. * is equal to the 405GP SYS_CLK_FREQ. If not in bypass mode, check VCO
  126. * to make sure it is within the proper range.
  127. * spec: VCO = SYS_CLOCK x FBKDIV x PLBDIV x FWDDIV
  128. * Note freqVCO is calculated in Mhz to avoid errors introduced by rounding.
  129. */
  130. if (sysInfo->pllFwdDiv == 1) {
  131. sysInfo->freqProcessor = CONFIG_SYS_CLK_FREQ;
  132. sysInfo->freqPLB = CONFIG_SYS_CLK_FREQ / sysInfo->pllPlbDiv;
  133. } else {
  134. sysInfo->freqVCOMhz = ( 1000000 *
  135. sysInfo->pllFwdDiv *
  136. sysInfo->pllFbkDiv *
  137. sysInfo->pllPlbDiv
  138. ) / sysClkPeriodPs;
  139. if (sysInfo->freqVCOMhz >= VCO_MIN
  140. && sysInfo->freqVCOMhz <= VCO_MAX) {
  141. sysInfo->freqPLB = (ONE_BILLION /
  142. ((sysClkPeriodPs * 10) /
  143. sysInfo->pllFbkDiv)) * 10000;
  144. sysInfo->freqProcessor = sysInfo->freqPLB * sysInfo->pllPlbDiv;
  145. } else {
  146. printf ("\nInvalid VCO frequency calculated : %ld MHz \a\n",
  147. sysInfo->freqVCOMhz);
  148. printf ("It must be between %d-%d MHz \a\n",
  149. VCO_MIN, VCO_MAX);
  150. printf ("PLL Mode reg : %8.8lx\a\n",
  151. pllmr);
  152. hang ();
  153. }
  154. }
  155. }
  156. }
  157. /********************************************
  158. * get_OPB_freq
  159. * return OPB bus freq in Hz
  160. *********************************************/
  161. ulong get_OPB_freq (void)
  162. {
  163. ulong val = 0;
  164. PPC405_SYS_INFO sys_info;
  165. get_sys_info (&sys_info);
  166. val = sys_info.freqPLB / sys_info.pllOpbDiv;
  167. return val;
  168. }
  169. /********************************************
  170. * get_PCI_freq
  171. * return PCI bus freq in Hz
  172. *********************************************/
  173. ulong get_PCI_freq (void)
  174. {
  175. ulong val;
  176. PPC405_SYS_INFO sys_info;
  177. get_sys_info (&sys_info);
  178. val = sys_info.freqPLB / sys_info.pllPciDiv;
  179. return val;
  180. }
  181. #elif defined(CONFIG_440)
  182. void get_sys_info (sys_info_t * sysInfo)
  183. {
  184. unsigned long strp0;
  185. unsigned long temp;
  186. unsigned long m;
  187. /* Extract configured divisors */
  188. strp0 = mfdcr( cpc0_strp0 );
  189. sysInfo->pllFwdDivA = 8 - ((strp0 & PLLSYS0_FWD_DIV_A_MASK) >> 15);
  190. sysInfo->pllFwdDivB = 8 - ((strp0 & PLLSYS0_FWD_DIV_B_MASK) >> 12);
  191. temp = (strp0 & PLLSYS0_FB_DIV_MASK) >> 18;
  192. sysInfo->pllFbkDiv = temp ? temp : 16;
  193. sysInfo->pllOpbDiv = 1 + ((strp0 & PLLSYS0_OPB_DIV_MASK) >> 10);
  194. sysInfo->pllExtBusDiv = 1 + ((strp0 & PLLSYS0_EPB_DIV_MASK) >> 8);
  195. /* Calculate 'M' based on feedback source */
  196. if( strp0 & PLLSYS0_EXTSL_MASK )
  197. m = sysInfo->pllExtBusDiv * sysInfo->pllOpbDiv * sysInfo->pllFwdDivB;
  198. else
  199. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivA;
  200. /* Now calculate the individual clocks */
  201. sysInfo->freqVCOMhz = (m * CONFIG_SYS_CLK_FREQ) + (m>>1);
  202. sysInfo->freqProcessor = sysInfo->freqVCOMhz/sysInfo->pllFwdDivA;
  203. sysInfo->freqPLB = sysInfo->freqVCOMhz/sysInfo->pllFwdDivB;
  204. if( get_pvr() == PVR_440GP_RB ) /* Rev B divs an extra 2 -- geez! */
  205. sysInfo->freqPLB >>= 1;
  206. sysInfo->freqOPB = sysInfo->freqPLB/sysInfo->pllOpbDiv;
  207. sysInfo->freqEPB = sysInfo->freqOPB/sysInfo->pllExtBusDiv;
  208. }
  209. ulong get_OPB_freq (void)
  210. {
  211. sys_info_t sys_info;
  212. get_sys_info (&sys_info);
  213. return sys_info.freqOPB;
  214. }
  215. #elif defined(CONFIG_405)
  216. void get_sys_info (sys_info_t * sysInfo) {
  217. sysInfo->freqVCOMhz=3125000;
  218. sysInfo->freqProcessor=12*1000*1000;
  219. sysInfo->freqPLB=50*1000*1000;
  220. sysInfo->freqPCI=66*1000*1000;
  221. }
  222. #elif defined(CONFIG_405EP)
  223. void get_sys_info (PPC405_SYS_INFO * sysInfo)
  224. {
  225. unsigned long pllmr0;
  226. unsigned long pllmr1;
  227. unsigned long sysClkPeriodPs = ONE_BILLION / (CONFIG_SYS_CLK_FREQ / 1000);
  228. unsigned long m;
  229. unsigned long pllmr0_ccdv;
  230. /*
  231. * Read PLL Mode registers
  232. */
  233. pllmr0 = mfdcr (cpc0_pllmr0);
  234. pllmr1 = mfdcr (cpc0_pllmr1);
  235. /*
  236. * Determine forward divider A
  237. */
  238. sysInfo->pllFwdDiv = 8 - ((pllmr1 & PLLMR1_FWDVA_MASK) >> 16);
  239. /*
  240. * Determine forward divider B (should be equal to A)
  241. */
  242. sysInfo->pllFwdDivB = 8 - ((pllmr1 & PLLMR1_FWDVB_MASK) >> 12);
  243. /*
  244. * Determine FBK_DIV.
  245. */
  246. sysInfo->pllFbkDiv = ((pllmr1 & PLLMR1_FBMUL_MASK) >> 20);
  247. if (sysInfo->pllFbkDiv == 0) {
  248. sysInfo->pllFbkDiv = 16;
  249. }
  250. /*
  251. * Determine PLB_DIV.
  252. */
  253. sysInfo->pllPlbDiv = ((pllmr0 & PLLMR0_CPU_TO_PLB_MASK) >> 16) + 1;
  254. /*
  255. * Determine PCI_DIV.
  256. */
  257. sysInfo->pllPciDiv = (pllmr0 & PLLMR0_PCI_TO_PLB_MASK) + 1;
  258. /*
  259. * Determine EXTBUS_DIV.
  260. */
  261. sysInfo->pllExtBusDiv = ((pllmr0 & PLLMR0_EXB_TO_PLB_MASK) >> 8) + 2;
  262. /*
  263. * Determine OPB_DIV.
  264. */
  265. sysInfo->pllOpbDiv = ((pllmr0 & PLLMR0_OPB_TO_PLB_MASK) >> 12) + 1;
  266. /*
  267. * Determine the M factor
  268. */
  269. m = sysInfo->pllFbkDiv * sysInfo->pllFwdDivB;
  270. /*
  271. * Determine VCO clock frequency
  272. */
  273. sysInfo->freqVCOMhz = (1000000 * m) / sysClkPeriodPs;
  274. /*
  275. * Determine CPU clock frequency
  276. */
  277. pllmr0_ccdv = ((pllmr0 & PLLMR0_CPU_DIV_MASK) >> 20) + 1;
  278. if (pllmr1 & PLLMR1_SSCS_MASK) {
  279. sysInfo->freqProcessor = (CONFIG_SYS_CLK_FREQ * sysInfo->pllFbkDiv)
  280. / pllmr0_ccdv;
  281. } else {
  282. sysInfo->freqProcessor = CONFIG_SYS_CLK_FREQ / pllmr0_ccdv;
  283. }
  284. /*
  285. * Determine PLB clock frequency
  286. */
  287. sysInfo->freqPLB = sysInfo->freqProcessor / sysInfo->pllPlbDiv;
  288. if (!((sysInfo->freqVCOMhz >= VCO_MIN) && (sysInfo->freqVCOMhz <= VCO_MAX))) {
  289. printf ("\nInvalid VCO frequency calculated : %ld MHz \a\n",
  290. sysInfo->freqVCOMhz);
  291. printf ("It must be between %d-%d MHz \a\n", VCO_MIN, VCO_MAX);
  292. printf ("PLL Mode reg 0 : %8.8lx\a\n", pllmr0);
  293. printf ("PLL Mode reg 1 : %8.8lx\a\n", pllmr1);
  294. hang ();
  295. }
  296. }
  297. /********************************************
  298. * get_OPB_freq
  299. * return OPB bus freq in Hz
  300. *********************************************/
  301. ulong get_OPB_freq (void)
  302. {
  303. ulong val = 0;
  304. PPC405_SYS_INFO sys_info;
  305. get_sys_info (&sys_info);
  306. val = sys_info.freqPLB / sys_info.pllOpbDiv;
  307. return val;
  308. }
  309. /********************************************
  310. * get_PCI_freq
  311. * return PCI bus freq in Hz
  312. *********************************************/
  313. ulong get_PCI_freq (void)
  314. {
  315. ulong val;
  316. PPC405_SYS_INFO sys_info;
  317. get_sys_info (&sys_info);
  318. val = sys_info.freqPLB / sys_info.pllPciDiv;
  319. return val;
  320. }
  321. #endif
  322. int get_clocks (void)
  323. {
  324. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_440) || defined(CONFIG_405) || defined(CONFIG_405EP)
  325. DECLARE_GLOBAL_DATA_PTR;
  326. sys_info_t sys_info;
  327. get_sys_info (&sys_info);
  328. gd->cpu_clk = sys_info.freqProcessor;
  329. gd->bus_clk = sys_info.freqPLB;
  330. #endif /* defined(CONFIG_405GP) || defined(CONFIG_405CR) */
  331. #ifdef CONFIG_IOP480
  332. DECLARE_GLOBAL_DATA_PTR;
  333. gd->cpu_clk = 66000000;
  334. gd->bus_clk = 66000000;
  335. #endif
  336. return (0);
  337. }
  338. /********************************************
  339. * get_bus_freq
  340. * return PLB bus freq in Hz
  341. *********************************************/
  342. ulong get_bus_freq (ulong dummy)
  343. {
  344. ulong val;
  345. #if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405) || defined(CONFIG_440) || defined(CONFIG_405EP)
  346. sys_info_t sys_info;
  347. get_sys_info (&sys_info);
  348. val = sys_info.freqPLB;
  349. #elif defined(CONFIG_IOP480)
  350. val = 66;
  351. #else
  352. # error get_bus_freq() not implemented
  353. #endif
  354. return val;
  355. }