spd_sdram.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803
  1. /*
  2. * (C) Copyright 2001
  3. * Bill Hunter, Wave 7 Optics, williamhunter@attbi.com
  4. *
  5. * Based on code by:
  6. *
  7. * Kenneth Johansson ,Ericsson AB.
  8. * kenneth.johansson@etx.ericsson.se
  9. *
  10. * hacked up by bill hunter. fixed so we could run before
  11. * serial_init and console_init. previous version avoided this by
  12. * running out of cache memory during serial/console init, then running
  13. * this code later.
  14. *
  15. * (C) Copyright 2002
  16. * Jun Gu, Artesyn Technology, jung@artesyncp.com
  17. * Support for IBM 440 based on OpenBIOS draminit.c from IBM.
  18. *
  19. * See file CREDITS for list of people who contributed to this
  20. * project.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License as
  24. * published by the Free Software Foundation; either version 2 of
  25. * the License, or (at your option) any later version.
  26. *
  27. * This program is distributed in the hope that it will be useful,
  28. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  29. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  30. * GNU General Public License for more details.
  31. *
  32. * You should have received a copy of the GNU General Public License
  33. * along with this program; if not, write to the Free Software
  34. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  35. * MA 02111-1307 USA
  36. */
  37. #include <common.h>
  38. #include <asm/processor.h>
  39. #include <i2c.h>
  40. #include <ppc4xx.h>
  41. #ifdef CONFIG_SPD_EEPROM
  42. /*
  43. * Set default values
  44. */
  45. #ifndef CFG_I2C_SPEED
  46. #define CFG_I2C_SPEED 50000
  47. #endif
  48. #ifndef CFG_I2C_SLAVE
  49. #define CFG_I2C_SLAVE 0xFE
  50. #endif
  51. #ifndef CONFIG_440 /* for 405 WALNUT board */
  52. #define SDRAM0_CFG_DCE 0x80000000
  53. #define SDRAM0_CFG_SRE 0x40000000
  54. #define SDRAM0_CFG_PME 0x20000000
  55. #define SDRAM0_CFG_MEMCHK 0x10000000
  56. #define SDRAM0_CFG_REGEN 0x08000000
  57. #define SDRAM0_CFG_ECCDD 0x00400000
  58. #define SDRAM0_CFG_EMDULR 0x00200000
  59. #define SDRAM0_CFG_DRW_SHIFT (31-6)
  60. #define SDRAM0_CFG_BRPF_SHIFT (31-8)
  61. #define SDRAM0_TR_CASL_SHIFT (31-8)
  62. #define SDRAM0_TR_PTA_SHIFT (31-13)
  63. #define SDRAM0_TR_CTP_SHIFT (31-15)
  64. #define SDRAM0_TR_LDF_SHIFT (31-17)
  65. #define SDRAM0_TR_RFTA_SHIFT (31-29)
  66. #define SDRAM0_TR_RCD_SHIFT (31-31)
  67. #define SDRAM0_RTR_SHIFT (31-15)
  68. #define SDRAM0_ECCCFG_SHIFT (31-11)
  69. /* SDRAM0_CFG enable macro */
  70. #define SDRAM0_CFG_BRPF(x) ( ( x & 0x3)<< SDRAM0_CFG_BRPF_SHIFT )
  71. #define SDRAM0_BXCR_SZ_MASK 0x000e0000
  72. #define SDRAM0_BXCR_AM_MASK 0x0000e000
  73. #define SDRAM0_BXCR_SZ_SHIFT (31-14)
  74. #define SDRAM0_BXCR_AM_SHIFT (31-18)
  75. #define SDRAM0_BXCR_SZ(x) ( (( x << SDRAM0_BXCR_SZ_SHIFT) & SDRAM0_BXCR_SZ_MASK) )
  76. #define SDRAM0_BXCR_AM(x) ( (( x << SDRAM0_BXCR_AM_SHIFT) & SDRAM0_BXCR_AM_MASK) )
  77. #ifdef CONFIG_SPDDRAM_SILENT
  78. # define SPD_ERR(x) do { return 0; } while (0)
  79. #else
  80. # define SPD_ERR(x) do { printf(x); return(0); } while (0)
  81. #endif
  82. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  83. /* function prototypes */
  84. int spd_read(uint addr);
  85. /*
  86. * This function is reading data from the DIMM module EEPROM over the SPD bus
  87. * and uses that to program the sdram controller.
  88. *
  89. * This works on boards that has the same schematics that the IBM walnut has.
  90. *
  91. * Input: null for default I2C spd functions or a pointer to a custom function
  92. * returning spd_data.
  93. */
  94. long int spd_sdram(int(read_spd)(uint addr))
  95. {
  96. int bus_period,tmp,row,col;
  97. int total_size,bank_size,bank_code;
  98. int ecc_on;
  99. int mode;
  100. int bank_cnt;
  101. int sdram0_pmit=0x07c00000;
  102. #ifndef CONFIG_405EP /* not on PPC405EP */
  103. int sdram0_besr0=-1;
  104. int sdram0_besr1=-1;
  105. int sdram0_eccesr=-1;
  106. #endif
  107. int sdram0_ecccfg;
  108. int sdram0_rtr=0;
  109. int sdram0_tr=0;
  110. int sdram0_b0cr;
  111. int sdram0_b1cr;
  112. int sdram0_b2cr;
  113. int sdram0_b3cr;
  114. int sdram0_cfg=0;
  115. int t_rp;
  116. int t_rcd;
  117. int t_ras;
  118. int t_rc;
  119. int min_cas;
  120. if(read_spd == 0){
  121. read_spd=spd_read;
  122. /*
  123. * Make sure I2C controller is initialized
  124. * before continuing.
  125. */
  126. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  127. }
  128. /*
  129. * Calculate the bus period, we do it this
  130. * way to minimize stack utilization.
  131. */
  132. #ifndef CONFIG_405EP
  133. tmp = (mfdcr(pllmd) >> (31-6)) & 0xf; /* get FBDV bits */
  134. tmp = CONFIG_SYS_CLK_FREQ * tmp; /* get plb freq */
  135. #else
  136. {
  137. unsigned long freqCPU;
  138. unsigned long pllmr0;
  139. unsigned long pllmr1;
  140. unsigned long pllFbkDiv;
  141. unsigned long pllPlbDiv;
  142. unsigned long pllmr0_ccdv;
  143. /*
  144. * Read PLL Mode registers
  145. */
  146. pllmr0 = mfdcr (cpc0_pllmr0);
  147. pllmr1 = mfdcr (cpc0_pllmr1);
  148. pllFbkDiv = ((pllmr1 & PLLMR1_FBMUL_MASK) >> 20);
  149. if (pllFbkDiv == 0) {
  150. pllFbkDiv = 16;
  151. }
  152. pllPlbDiv = ((pllmr0 & PLLMR0_CPU_TO_PLB_MASK) >> 16) + 1;
  153. /*
  154. * Determine CPU clock frequency
  155. */
  156. pllmr0_ccdv = ((pllmr0 & PLLMR0_CPU_DIV_MASK) >> 20) + 1;
  157. if (pllmr1 & PLLMR1_SSCS_MASK) {
  158. freqCPU = (CONFIG_SYS_CLK_FREQ * pllFbkDiv) / pllmr0_ccdv;
  159. } else {
  160. freqCPU = CONFIG_SYS_CLK_FREQ / pllmr0_ccdv;
  161. }
  162. /*
  163. * Determine PLB clock frequency
  164. */
  165. tmp = freqCPU / pllPlbDiv;
  166. }
  167. #endif
  168. bus_period = sdram_HZ_to_ns(tmp); /* get sdram speed */
  169. /* Make shure we are using SDRAM */
  170. if (read_spd(2) != 0x04){
  171. SPD_ERR("SDRAM - non SDRAM memory module found\n");
  172. }
  173. /*------------------------------------------------------------------
  174. configure memory timing register
  175. data from DIMM:
  176. 27 IN Row Precharge Time ( t RP)
  177. 29 MIN RAS to CAS Delay ( t RCD)
  178. 127 Component and Clock Detail ,clk0-clk3, junction temp, CAS
  179. -------------------------------------------------------------------*/
  180. /*
  181. * first figure out which cas latency mode to use
  182. * use the min supported mode
  183. */
  184. tmp = read_spd(127) & 0x6;
  185. if(tmp == 0x02){ /* only cas = 2 supported */
  186. min_cas = 2;
  187. /* t_ck = read_spd(9); */
  188. /* t_ac = read_spd(10); */
  189. }
  190. else if (tmp == 0x04){ /* only cas = 3 supported */
  191. min_cas = 3;
  192. /* t_ck = read_spd(9); */
  193. /* t_ac = read_spd(10); */
  194. }
  195. else if (tmp == 0x06){ /* 2,3 supported, so use 2 */
  196. min_cas = 2;
  197. /* t_ck = read_spd(23); */
  198. /* t_ac = read_spd(24); */
  199. }
  200. else {
  201. SPD_ERR("SDRAM - unsupported CAS latency \n");
  202. }
  203. /* get some timing values, t_rp,t_rcd,t_ras,t_rc
  204. */
  205. t_rp = read_spd(27);
  206. t_rcd = read_spd(29);
  207. t_ras = read_spd(30);
  208. t_rc = t_ras + t_rp;
  209. /* The following timing calcs subtract 1 before deviding.
  210. * this has effect of using ceiling instead of floor rounding,
  211. * and also subtracting 1 to convert number to reg value
  212. */
  213. /* set up CASL */
  214. sdram0_tr = (min_cas - 1) << SDRAM0_TR_CASL_SHIFT;
  215. /* set up PTA */
  216. sdram0_tr |= (((t_rp - 1)/bus_period) & 0x3) << SDRAM0_TR_PTA_SHIFT;
  217. /* set up CTP */
  218. tmp = ((t_rc - t_rcd - t_rp -1) / bus_period) & 0x3;
  219. if(tmp<1) tmp=1;
  220. sdram0_tr |= tmp << SDRAM0_TR_CTP_SHIFT;
  221. /* set LDF = 2 cycles, reg value = 1 */
  222. sdram0_tr |= 1 << SDRAM0_TR_LDF_SHIFT;
  223. /* set RFTA = t_rfc/bus_period, use t_rfc = t_rc */
  224. tmp = ( (t_rc - 1) / bus_period)-3;
  225. if(tmp<0)tmp=0;
  226. if(tmp>6)tmp=6;
  227. sdram0_tr |= tmp << SDRAM0_TR_RFTA_SHIFT;
  228. /* set RCD = t_rcd/bus_period*/
  229. sdram0_tr |= (((t_rcd - 1) / bus_period) &0x3) << SDRAM0_TR_RCD_SHIFT ;
  230. /*------------------------------------------------------------------
  231. configure RTR register
  232. -------------------------------------------------------------------*/
  233. row = read_spd(3);
  234. col = read_spd(4);
  235. tmp = read_spd(12) & 0x7f ; /* refresh type less self refresh bit */
  236. switch(tmp){
  237. case 0x00:
  238. tmp=15625;
  239. break;
  240. case 0x01:
  241. tmp=15625/4;
  242. break;
  243. case 0x02:
  244. tmp=15625/2;
  245. break;
  246. case 0x03:
  247. tmp=15625*2;
  248. break;
  249. case 0x04:
  250. tmp=15625*4;
  251. break;
  252. case 0x05:
  253. tmp=15625*8;
  254. break;
  255. default:
  256. SPD_ERR("SDRAM - Bad refresh period \n");
  257. }
  258. /* convert from nsec to bus cycles */
  259. tmp = tmp/bus_period;
  260. sdram0_rtr = (tmp & 0x3ff8)<< SDRAM0_RTR_SHIFT;
  261. /*------------------------------------------------------------------
  262. determine the number of banks used
  263. -------------------------------------------------------------------*/
  264. /* byte 7:6 is module data width */
  265. if(read_spd(7) != 0)
  266. SPD_ERR("SDRAM - unsupported module width\n");
  267. tmp = read_spd(6);
  268. if (tmp < 32)
  269. SPD_ERR("SDRAM - unsupported module width\n");
  270. else if (tmp < 64)
  271. bank_cnt=1; /* one bank per sdram side */
  272. else if (tmp < 73)
  273. bank_cnt=2; /* need two banks per side */
  274. else if (tmp < 161)
  275. bank_cnt=4; /* need four banks per side */
  276. else
  277. SPD_ERR("SDRAM - unsupported module width\n");
  278. /* byte 5 is the module row count (refered to as dimm "sides") */
  279. tmp = read_spd(5);
  280. if(tmp==1);
  281. else if(tmp==2) bank_cnt *=2;
  282. else if(tmp==4) bank_cnt *=4;
  283. else bank_cnt = 8; /* 8 is an error code */
  284. if(bank_cnt > 4) /* we only have 4 banks to work with */
  285. SPD_ERR("SDRAM - unsupported module rows for this width\n");
  286. /* now check for ECC ability of module. We only support ECC
  287. * on 32 bit wide devices with 8 bit ECC.
  288. */
  289. if ( (read_spd(11)==2) && (read_spd(6)==40) && (read_spd(14)==8) ){
  290. sdram0_ecccfg=0xf<<SDRAM0_ECCCFG_SHIFT;
  291. ecc_on = 1;
  292. }
  293. else{
  294. sdram0_ecccfg=0;
  295. ecc_on = 0;
  296. }
  297. /*------------------------------------------------------------------
  298. calculate total size
  299. -------------------------------------------------------------------*/
  300. /* calculate total size and do sanity check */
  301. tmp = read_spd(31);
  302. total_size=1<<22; /* total_size = 4MB */
  303. /* now multiply 4M by the smallest device row density */
  304. /* note that we don't support asymetric rows */
  305. while (((tmp & 0x0001) == 0) && (tmp != 0)){
  306. total_size= total_size<<1;
  307. tmp = tmp>>1;
  308. }
  309. total_size *= read_spd(5); /* mult by module rows (dimm sides) */
  310. /*------------------------------------------------------------------
  311. map rows * cols * banks to a mode
  312. -------------------------------------------------------------------*/
  313. switch( row )
  314. {
  315. case 11:
  316. switch ( col )
  317. {
  318. case 8:
  319. mode=4; /* mode 5 */
  320. break;
  321. case 9:
  322. case 10:
  323. mode=0; /* mode 1 */
  324. break;
  325. default:
  326. SPD_ERR("SDRAM - unsupported mode\n");
  327. }
  328. break;
  329. case 12:
  330. switch ( col )
  331. {
  332. case 8:
  333. mode=3; /* mode 4 */
  334. break;
  335. case 9:
  336. case 10:
  337. mode=1; /* mode 2 */
  338. break;
  339. default:
  340. SPD_ERR("SDRAM - unsupported mode\n");
  341. }
  342. break;
  343. case 13:
  344. switch ( col )
  345. {
  346. case 8:
  347. mode=5; /* mode 6 */
  348. break;
  349. case 9:
  350. case 10:
  351. if (read_spd(17) ==2 )
  352. mode=6; /* mode 7 */
  353. else
  354. mode=2; /* mode 3 */
  355. break;
  356. case 11:
  357. mode=2; /* mode 3 */
  358. break;
  359. default:
  360. SPD_ERR("SDRAM - unsupported mode\n");
  361. }
  362. break;
  363. default:
  364. SPD_ERR("SDRAM - unsupported mode\n");
  365. }
  366. /*------------------------------------------------------------------
  367. using the calculated values, compute the bank
  368. config register values.
  369. -------------------------------------------------------------------*/
  370. sdram0_b1cr = 0;
  371. sdram0_b2cr = 0;
  372. sdram0_b3cr = 0;
  373. /* compute the size of each bank */
  374. bank_size = total_size / bank_cnt;
  375. /* convert bank size to bank size code for ppc4xx
  376. by takeing log2(bank_size) - 22 */
  377. tmp=bank_size; /* start with tmp = bank_size */
  378. bank_code=0; /* and bank_code = 0 */
  379. while (tmp>1){ /* this takes log2 of tmp */
  380. bank_code++; /* and stores result in bank_code */
  381. tmp=tmp>>1;
  382. } /* bank_code is now log2(bank_size) */
  383. bank_code-=22; /* subtract 22 to get the code */
  384. tmp = SDRAM0_BXCR_SZ(bank_code) | SDRAM0_BXCR_AM(mode) | 1;
  385. sdram0_b0cr = (bank_size) * 0 | tmp;
  386. if(bank_cnt>1) sdram0_b2cr = (bank_size) * 1 | tmp;
  387. if(bank_cnt>2) sdram0_b1cr = (bank_size) * 2 | tmp;
  388. if(bank_cnt>3) sdram0_b3cr = (bank_size) * 3 | tmp;
  389. /*
  390. * enable sdram controller DCE=1
  391. * enable burst read prefetch to 32 bytes BRPF=2
  392. * leave other functions off
  393. */
  394. /*------------------------------------------------------------------
  395. now that we've done our calculations, we are ready to
  396. program all the registers.
  397. -------------------------------------------------------------------*/
  398. #define mtsdram0(reg, data) mtdcr(memcfga,reg);mtdcr(memcfgd,data)
  399. /* disable memcontroller so updates work */
  400. sdram0_cfg = 0;
  401. mtsdram0( mem_mcopt1, sdram0_cfg );
  402. #ifndef CONFIG_405EP /* not on PPC405EP */
  403. mtsdram0( mem_besra , sdram0_besr0 );
  404. mtsdram0( mem_besrb , sdram0_besr1 );
  405. mtsdram0( mem_ecccf , sdram0_ecccfg );
  406. mtsdram0( mem_eccerr, sdram0_eccesr );
  407. #endif
  408. mtsdram0( mem_rtr , sdram0_rtr );
  409. mtsdram0( mem_pmit , sdram0_pmit );
  410. mtsdram0( mem_mb0cf , sdram0_b0cr );
  411. mtsdram0( mem_mb1cf , sdram0_b1cr );
  412. mtsdram0( mem_mb2cf , sdram0_b2cr );
  413. mtsdram0( mem_mb3cf , sdram0_b3cr );
  414. mtsdram0( mem_sdtr1 , sdram0_tr );
  415. /* SDRAM have a power on delay, 500 micro should do */
  416. udelay(500);
  417. sdram0_cfg = SDRAM0_CFG_DCE | SDRAM0_CFG_BRPF(1) | SDRAM0_CFG_ECCDD | SDRAM0_CFG_EMDULR;
  418. if(ecc_on) sdram0_cfg |= SDRAM0_CFG_MEMCHK;
  419. mtsdram0( mem_mcopt1, sdram0_cfg );
  420. /* kernel 2.4.2 from mvista has a bug with memory over 128MB */
  421. #ifdef MVISTA_MEM_BUG
  422. if (total_size > 128*1024*1024 )
  423. total_size=128*1024*1024;
  424. #endif
  425. return (total_size);
  426. }
  427. int spd_read(uint addr)
  428. {
  429. char data[2];
  430. if (i2c_read(SPD_EEPROM_ADDRESS, addr, 1, data, 1) == 0)
  431. return (int)data[0];
  432. else
  433. return 0;
  434. }
  435. #else /* CONFIG_440 */
  436. /*-----------------------------------------------------------------------------
  437. | Memory Controller Options 0
  438. +-----------------------------------------------------------------------------*/
  439. #define SDRAM_CFG0_DCEN 0x80000000 /* SDRAM Controller Enable */
  440. #define SDRAM_CFG0_MCHK_MASK 0x30000000 /* Memory data errchecking mask */
  441. #define SDRAM_CFG0_MCHK_NON 0x00000000 /* No ECC generation */
  442. #define SDRAM_CFG0_MCHK_GEN 0x20000000 /* ECC generation */
  443. #define SDRAM_CFG0_MCHK_CHK 0x30000000 /* ECC generation and checking */
  444. #define SDRAM_CFG0_RDEN 0x08000000 /* Registered DIMM enable */
  445. #define SDRAM_CFG0_PMUD 0x04000000 /* Page management unit */
  446. #define SDRAM_CFG0_DMWD_MASK 0x02000000 /* DRAM width mask */
  447. #define SDRAM_CFG0_DMWD_32 0x00000000 /* 32 bits */
  448. #define SDRAM_CFG0_DMWD_64 0x02000000 /* 64 bits */
  449. #define SDRAM_CFG0_UIOS_MASK 0x00C00000 /* Unused IO State */
  450. #define SDRAM_CFG0_PDP 0x00200000 /* Page deallocation policy */
  451. /*-----------------------------------------------------------------------------
  452. | Memory Controller Options 1
  453. +-----------------------------------------------------------------------------*/
  454. #define SDRAM_CFG1_SRE 0x80000000 /* Self-Refresh Entry */
  455. #define SDRAM_CFG1_PMEN 0x40000000 /* Power Management Enable */
  456. /*-----------------------------------------------------------------------------+
  457. | SDRAM DEVPOT Options
  458. +-----------------------------------------------------------------------------*/
  459. #define SDRAM_DEVOPT_DLL 0x80000000
  460. #define SDRAM_DEVOPT_DS 0x40000000
  461. /*-----------------------------------------------------------------------------+
  462. | SDRAM MCSTS Options
  463. +-----------------------------------------------------------------------------*/
  464. #define SDRAM_MCSTS_MRSC 0x80000000
  465. #define SDRAM_MCSTS_SRMS 0x40000000
  466. #define SDRAM_MCSTS_CIS 0x20000000
  467. /*-----------------------------------------------------------------------------
  468. | SDRAM Refresh Timer Register
  469. +-----------------------------------------------------------------------------*/
  470. #define SDRAM_RTR_RINT_MASK 0xFFFF0000
  471. #define SDRAM_RTR_RINT_ENCODE(n) (((n) << 16) & SDRAM_RTR_RINT_MASK)
  472. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  473. /*-----------------------------------------------------------------------------+
  474. | SDRAM UABus Base Address Reg
  475. +-----------------------------------------------------------------------------*/
  476. #define SDRAM_UABBA_UBBA_MASK 0x0000000F
  477. /*-----------------------------------------------------------------------------+
  478. | Memory Bank 0-7 configuration
  479. +-----------------------------------------------------------------------------*/
  480. #define SDRAM_BXCR_SDBA_MASK 0xff800000 /* Base address */
  481. #define SDRAM_BXCR_SDSZ_MASK 0x000e0000 /* Size */
  482. #define SDRAM_BXCR_SDSZ_8 0x00020000 /* 8M */
  483. #define SDRAM_BXCR_SDSZ_16 0x00040000 /* 16M */
  484. #define SDRAM_BXCR_SDSZ_32 0x00060000 /* 32M */
  485. #define SDRAM_BXCR_SDSZ_64 0x00080000 /* 64M */
  486. #define SDRAM_BXCR_SDSZ_128 0x000a0000 /* 128M */
  487. #define SDRAM_BXCR_SDSZ_256 0x000c0000 /* 256M */
  488. #define SDRAM_BXCR_SDSZ_512 0x000e0000 /* 512M */
  489. #define SDRAM_BXCR_SDAM_MASK 0x0000e000 /* Addressing mode */
  490. #define SDRAM_BXCR_SDAM_1 0x00000000 /* Mode 1 */
  491. #define SDRAM_BXCR_SDAM_2 0x00002000 /* Mode 2 */
  492. #define SDRAM_BXCR_SDAM_3 0x00004000 /* Mode 3 */
  493. #define SDRAM_BXCR_SDAM_4 0x00006000 /* Mode 4 */
  494. #define SDRAM_BXCR_SDBE 0x00000001 /* Memory Bank Enable */
  495. /*-----------------------------------------------------------------------------+
  496. | SDRAM TR0 Options
  497. +-----------------------------------------------------------------------------*/
  498. #define SDRAM_TR0_SDWR_MASK 0x80000000
  499. #define SDRAM_TR0_SDWR_2_CLK 0x00000000
  500. #define SDRAM_TR0_SDWR_3_CLK 0x80000000
  501. #define SDRAM_TR0_SDWD_MASK 0x40000000
  502. #define SDRAM_TR0_SDWD_0_CLK 0x00000000
  503. #define SDRAM_TR0_SDWD_1_CLK 0x40000000
  504. #define SDRAM_TR0_SDCL_MASK 0x01800000
  505. #define SDRAM_TR0_SDCL_2_0_CLK 0x00800000
  506. #define SDRAM_TR0_SDCL_2_5_CLK 0x01000000
  507. #define SDRAM_TR0_SDCL_3_0_CLK 0x01800000
  508. #define SDRAM_TR0_SDPA_MASK 0x000C0000
  509. #define SDRAM_TR0_SDPA_2_CLK 0x00040000
  510. #define SDRAM_TR0_SDPA_3_CLK 0x00080000
  511. #define SDRAM_TR0_SDPA_4_CLK 0x000C0000
  512. #define SDRAM_TR0_SDCP_MASK 0x00030000
  513. #define SDRAM_TR0_SDCP_2_CLK 0x00000000
  514. #define SDRAM_TR0_SDCP_3_CLK 0x00010000
  515. #define SDRAM_TR0_SDCP_4_CLK 0x00020000
  516. #define SDRAM_TR0_SDCP_5_CLK 0x00030000
  517. #define SDRAM_TR0_SDLD_MASK 0x0000C000
  518. #define SDRAM_TR0_SDLD_1_CLK 0x00000000
  519. #define SDRAM_TR0_SDLD_2_CLK 0x00004000
  520. #define SDRAM_TR0_SDRA_MASK 0x0000001C
  521. #define SDRAM_TR0_SDRA_6_CLK 0x00000000
  522. #define SDRAM_TR0_SDRA_7_CLK 0x00000004
  523. #define SDRAM_TR0_SDRA_8_CLK 0x00000008
  524. #define SDRAM_TR0_SDRA_9_CLK 0x0000000C
  525. #define SDRAM_TR0_SDRA_10_CLK 0x00000010
  526. #define SDRAM_TR0_SDRA_11_CLK 0x00000014
  527. #define SDRAM_TR0_SDRA_12_CLK 0x00000018
  528. #define SDRAM_TR0_SDRA_13_CLK 0x0000001C
  529. #define SDRAM_TR0_SDRD_MASK 0x00000003
  530. #define SDRAM_TR0_SDRD_2_CLK 0x00000001
  531. #define SDRAM_TR0_SDRD_3_CLK 0x00000002
  532. #define SDRAM_TR0_SDRD_4_CLK 0x00000003
  533. /*-----------------------------------------------------------------------------+
  534. | SDRAM TR1 Options
  535. +-----------------------------------------------------------------------------*/
  536. #define SDRAM_TR1_RDSS_MASK 0xC0000000
  537. #define SDRAM_TR1_RDSS_TR0 0x00000000
  538. #define SDRAM_TR1_RDSS_TR1 0x40000000
  539. #define SDRAM_TR1_RDSS_TR2 0x80000000
  540. #define SDRAM_TR1_RDSS_TR3 0xC0000000
  541. #define SDRAM_TR1_RDSL_MASK 0x00C00000
  542. #define SDRAM_TR1_RDSL_STAGE1 0x00000000
  543. #define SDRAM_TR1_RDSL_STAGE2 0x00400000
  544. #define SDRAM_TR1_RDSL_STAGE3 0x00800000
  545. #define SDRAM_TR1_RDCD_MASK 0x00000800
  546. #define SDRAM_TR1_RDCD_RCD_0_0 0x00000000
  547. #define SDRAM_TR1_RDCD_RCD_1_2 0x00000800
  548. #define SDRAM_TR1_RDCT_MASK 0x000001FF
  549. #define SDRAM_TR1_RDCT_ENCODE(x) (((x) << 0) & SDRAM_TR1_RDCT_MASK)
  550. #define SDRAM_TR1_RDCT_DECODE(x) (((x) & SDRAM_TR1_RDCT_MASK) >> 0)
  551. #define SDRAM_TR1_RDCT_MIN 0x00000000
  552. #define SDRAM_TR1_RDCT_MAX 0x000001FF
  553. /*-----------------------------------------------------------------------------+
  554. | SDRAM WDDCTR Options
  555. +-----------------------------------------------------------------------------*/
  556. #define SDRAM_WDDCTR_WRCP_MASK 0xC0000000
  557. #define SDRAM_WDDCTR_WRCP_0DEG 0x00000000
  558. #define SDRAM_WDDCTR_WRCP_90DEG 0x40000000
  559. #define SDRAM_WDDCTR_WRCP_180DEG 0x80000000
  560. #define SDRAM_WDDCTR_DCD_MASK 0x000001FF
  561. /*-----------------------------------------------------------------------------+
  562. | SDRAM CLKTR Options
  563. +-----------------------------------------------------------------------------*/
  564. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  565. #define SDRAM_CLKTR_CLKP_0DEG 0x00000000
  566. #define SDRAM_CLKTR_CLKP_90DEG 0x40000000
  567. #define SDRAM_CLKTR_CLKP_180DEG 0x80000000
  568. #define SDRAM_CLKTR_DCDT_MASK 0x000001FF
  569. /*-----------------------------------------------------------------------------+
  570. | SDRAM DLYCAL Options
  571. +-----------------------------------------------------------------------------*/
  572. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  573. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  574. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  575. /*-----------------------------------------------------------------------------+
  576. | General Definition
  577. +-----------------------------------------------------------------------------*/
  578. #define DEFAULT_SPD_ADDR1 0x53
  579. #define DEFAULT_SPD_ADDR2 0x52
  580. #define ONE_BILLION 1000000000
  581. #define MAXBANKS 4 /* at most 4 dimm banks */
  582. #define MAX_SPD_BYTES 256
  583. #define NUMHALFCYCLES 4
  584. #define NUMMEMTESTS 8
  585. #define NUMMEMWORDS 8
  586. #define MAXBXCR 4
  587. #define TRUE 1
  588. #define FALSE 0
  589. const unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  590. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  591. 0xFFFFFFFF, 0xFFFFFFFF},
  592. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  593. 0x00000000, 0x00000000},
  594. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  595. 0x55555555, 0x55555555},
  596. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  597. 0xAAAAAAAA, 0xAAAAAAAA},
  598. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  599. 0x5A5A5A5A, 0x5A5A5A5A},
  600. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  601. 0xA5A5A5A5, 0xA5A5A5A5},
  602. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  603. 0x55AA55AA, 0x55AA55AA},
  604. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  605. 0xAA55AA55, 0xAA55AA55}
  606. };
  607. unsigned char spd_read(uchar chip, uint addr);
  608. void get_spd_info(unsigned long* dimm_populated,
  609. unsigned char* iic0_dimm_addr,
  610. unsigned long num_dimm_banks);
  611. void check_mem_type
  612. (unsigned long* dimm_populated,
  613. unsigned char* iic0_dimm_addr,
  614. unsigned long num_dimm_banks);
  615. void check_volt_type
  616. (unsigned long* dimm_populated,
  617. unsigned char* iic0_dimm_addr,
  618. unsigned long num_dimm_banks);
  619. void program_cfg0(unsigned long* dimm_populated,
  620. unsigned char* iic0_dimm_addr,
  621. unsigned long num_dimm_banks);
  622. void program_cfg1(unsigned long* dimm_populated,
  623. unsigned char* iic0_dimm_addr,
  624. unsigned long num_dimm_banks);
  625. void program_rtr (unsigned long* dimm_populated,
  626. unsigned char* iic0_dimm_addr,
  627. unsigned long num_dimm_banks);
  628. void program_tr0 (unsigned long* dimm_populated,
  629. unsigned char* iic0_dimm_addr,
  630. unsigned long num_dimm_banks);
  631. void program_tr1 (void);
  632. void program_ecc (unsigned long num_bytes);
  633. unsigned
  634. long program_bxcr(unsigned long* dimm_populated,
  635. unsigned char* iic0_dimm_addr,
  636. unsigned long num_dimm_banks);
  637. /*
  638. * This function is reading data from the DIMM module EEPROM over the SPD bus
  639. * and uses that to program the sdram controller.
  640. *
  641. * This works on boards that has the same schematics that the IBM walnut has.
  642. *
  643. * BUG: Don't handle ECC memory
  644. * BUG: A few values in the TR register is currently hardcoded
  645. */
  646. long int spd_sdram(void) {
  647. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  648. unsigned long dimm_populated[sizeof(iic0_dimm_addr)];
  649. unsigned long total_size;
  650. unsigned long cfg0;
  651. unsigned long mcsts;
  652. unsigned long num_dimm_banks; /* on board dimm banks */
  653. num_dimm_banks = sizeof(iic0_dimm_addr);
  654. /*
  655. * Make sure I2C controller is initialized
  656. * before continuing.
  657. */
  658. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  659. /*
  660. * Read the SPD information using I2C interface. Check to see if the
  661. * DIMM slots are populated.
  662. */
  663. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  664. /*
  665. * Check the memory type for the dimms plugged.
  666. */
  667. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  668. /*
  669. * Check the voltage type for the dimms plugged.
  670. */
  671. check_volt_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  672. /*
  673. * program 440GP SDRAM controller options (SDRAM0_CFG0)
  674. */
  675. program_cfg0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  676. /*
  677. * program 440GP SDRAM controller options (SDRAM0_CFG1)
  678. */
  679. program_cfg1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  680. /*
  681. * program SDRAM refresh register (SDRAM0_RTR)
  682. */
  683. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  684. /*
  685. * program SDRAM Timing Register 0 (SDRAM0_TR0)
  686. */
  687. program_tr0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  688. /*
  689. * program the BxCR registers to find out total sdram installed
  690. */
  691. total_size = program_bxcr(dimm_populated, iic0_dimm_addr,
  692. num_dimm_banks);
  693. /*
  694. * program SDRAM Clock Timing Register (SDRAM0_CLKTR)
  695. */
  696. mtsdram(mem_clktr, 0x40000000);
  697. /*
  698. * delay to ensure 200 usec has elapsed
  699. */
  700. udelay(400);
  701. /*
  702. * enable the memory controller
  703. */
  704. mfsdram(mem_cfg0, cfg0);
  705. mtsdram(mem_cfg0, cfg0 | SDRAM_CFG0_DCEN);
  706. /*
  707. * wait for SDRAM_CFG0_DC_EN to complete
  708. */
  709. while(1) {
  710. mfsdram(mem_mcsts, mcsts);
  711. if ((mcsts & SDRAM_MCSTS_MRSC) != 0) {
  712. break;
  713. }
  714. }
  715. /*
  716. * program SDRAM Timing Register 1, adding some delays
  717. */
  718. program_tr1();
  719. /*
  720. * if ECC is enabled, initialize parity bits
  721. */
  722. return total_size;
  723. }
  724. unsigned char spd_read(uchar chip, uint addr) {
  725. unsigned char data[2];
  726. if (i2c_read(chip, addr, 1, data, 1) == 0)
  727. return data[0];
  728. else
  729. return 0;
  730. }
  731. void get_spd_info(unsigned long* dimm_populated,
  732. unsigned char* iic0_dimm_addr,
  733. unsigned long num_dimm_banks)
  734. {
  735. unsigned long dimm_num;
  736. unsigned long dimm_found;
  737. unsigned char num_of_bytes;
  738. unsigned char total_size;
  739. dimm_found = FALSE;
  740. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  741. num_of_bytes = 0;
  742. total_size = 0;
  743. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  744. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  745. if ((num_of_bytes != 0) && (total_size != 0)) {
  746. dimm_populated[dimm_num] = TRUE;
  747. dimm_found = TRUE;
  748. #if 0
  749. printf("DIMM slot %lu: populated\n", dimm_num);
  750. #endif
  751. }
  752. else {
  753. dimm_populated[dimm_num] = FALSE;
  754. #if 0
  755. printf("DIMM slot %lu: Not populated\n", dimm_num);
  756. #endif
  757. }
  758. }
  759. if (dimm_found == FALSE) {
  760. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  761. hang();
  762. }
  763. }
  764. void check_mem_type(unsigned long* dimm_populated,
  765. unsigned char* iic0_dimm_addr,
  766. unsigned long num_dimm_banks)
  767. {
  768. unsigned long dimm_num;
  769. unsigned char dimm_type;
  770. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  771. if (dimm_populated[dimm_num] == TRUE) {
  772. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  773. switch (dimm_type) {
  774. case 7:
  775. #if 0
  776. printf("DIMM slot %lu: DDR SDRAM detected\n", dimm_num);
  777. #endif
  778. break;
  779. default:
  780. printf("ERROR: Unsupported DIMM detected in slot %lu.\n",
  781. dimm_num);
  782. printf("Only DDR SDRAM DIMMs are supported.\n");
  783. printf("Replace the DIMM module with a supported DIMM.\n\n");
  784. hang();
  785. break;
  786. }
  787. }
  788. }
  789. }
  790. void check_volt_type(unsigned long* dimm_populated,
  791. unsigned char* iic0_dimm_addr,
  792. unsigned long num_dimm_banks)
  793. {
  794. unsigned long dimm_num;
  795. unsigned long voltage_type;
  796. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  797. if (dimm_populated[dimm_num] == TRUE) {
  798. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  799. if (voltage_type != 0x04) {
  800. printf("ERROR: DIMM %lu with unsupported voltage level.\n",
  801. dimm_num);
  802. hang();
  803. }
  804. else {
  805. #if 0
  806. printf("DIMM %lu voltage level supported.\n", dimm_num);
  807. #endif
  808. }
  809. break;
  810. }
  811. }
  812. }
  813. void program_cfg0(unsigned long* dimm_populated,
  814. unsigned char* iic0_dimm_addr,
  815. unsigned long num_dimm_banks)
  816. {
  817. unsigned long dimm_num;
  818. unsigned long cfg0;
  819. unsigned long ecc_enabled;
  820. unsigned char ecc;
  821. unsigned char attributes;
  822. unsigned long data_width;
  823. unsigned long dimm_32bit;
  824. unsigned long dimm_64bit;
  825. /*
  826. * get Memory Controller Options 0 data
  827. */
  828. mfsdram(mem_cfg0, cfg0);
  829. /*
  830. * clear bits
  831. */
  832. cfg0 &= ~(SDRAM_CFG0_DCEN | SDRAM_CFG0_MCHK_MASK |
  833. SDRAM_CFG0_RDEN | SDRAM_CFG0_PMUD |
  834. SDRAM_CFG0_DMWD_MASK |
  835. SDRAM_CFG0_UIOS_MASK | SDRAM_CFG0_PDP);
  836. /*
  837. * FIXME: assume the DDR SDRAMs in both banks are the same
  838. */
  839. ecc_enabled = TRUE;
  840. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  841. if (dimm_populated[dimm_num] == TRUE) {
  842. ecc = spd_read(iic0_dimm_addr[dimm_num], 11);
  843. if (ecc != 0x02) {
  844. ecc_enabled = FALSE;
  845. }
  846. /*
  847. * program Registered DIMM Enable
  848. */
  849. attributes = spd_read(iic0_dimm_addr[dimm_num], 21);
  850. if ((attributes & 0x02) != 0x00) {
  851. cfg0 |= SDRAM_CFG0_RDEN;
  852. }
  853. /*
  854. * program DDR SDRAM Data Width
  855. */
  856. data_width =
  857. (unsigned long)spd_read(iic0_dimm_addr[dimm_num],6) +
  858. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num],7)) << 8);
  859. if (data_width == 64 || data_width == 72) {
  860. dimm_64bit = TRUE;
  861. cfg0 |= SDRAM_CFG0_DMWD_64;
  862. }
  863. else if (data_width == 32 || data_width == 40) {
  864. dimm_32bit = TRUE;
  865. cfg0 |= SDRAM_CFG0_DMWD_32;
  866. }
  867. else {
  868. printf("WARNING: DIMM with datawidth of %lu bits.\n",
  869. data_width);
  870. printf("Only DIMMs with 32 or 64 bit datawidths supported.\n");
  871. hang();
  872. }
  873. break;
  874. }
  875. }
  876. /*
  877. * program Memory Data Error Checking
  878. */
  879. if (ecc_enabled == TRUE) {
  880. cfg0 |= SDRAM_CFG0_MCHK_GEN;
  881. }
  882. else {
  883. cfg0 |= SDRAM_CFG0_MCHK_NON;
  884. }
  885. /*
  886. * program Page Management Unit
  887. */
  888. cfg0 |= SDRAM_CFG0_PMUD;
  889. /*
  890. * program Memory Controller Options 0
  891. * Note: DCEN must be enabled after all DDR SDRAM controller
  892. * configuration registers get initialized.
  893. */
  894. mtsdram(mem_cfg0, cfg0);
  895. }
  896. void program_cfg1(unsigned long* dimm_populated,
  897. unsigned char* iic0_dimm_addr,
  898. unsigned long num_dimm_banks)
  899. {
  900. unsigned long cfg1;
  901. mfsdram(mem_cfg1, cfg1);
  902. /*
  903. * Self-refresh exit, disable PM
  904. */
  905. cfg1 &= ~(SDRAM_CFG1_SRE | SDRAM_CFG1_PMEN);
  906. /*
  907. * program Memory Controller Options 1
  908. */
  909. mtsdram(mem_cfg1, cfg1);
  910. }
  911. void program_rtr (unsigned long* dimm_populated,
  912. unsigned char* iic0_dimm_addr,
  913. unsigned long num_dimm_banks)
  914. {
  915. unsigned long dimm_num;
  916. unsigned long bus_period_x_10;
  917. unsigned long refresh_rate = 0;
  918. unsigned char refresh_rate_type;
  919. unsigned long refresh_interval;
  920. unsigned long sdram_rtr;
  921. PPC440_SYS_INFO sys_info;
  922. /*
  923. * get the board info
  924. */
  925. get_sys_info(&sys_info);
  926. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  927. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  928. if (dimm_populated[dimm_num] == TRUE) {
  929. refresh_rate_type = 0x7F & spd_read(iic0_dimm_addr[dimm_num], 12);
  930. switch (refresh_rate_type) {
  931. case 0x00:
  932. refresh_rate = 15625;
  933. break;
  934. case 0x011:
  935. refresh_rate = 15625/4;
  936. break;
  937. case 0x02:
  938. refresh_rate = 15625/2;
  939. break;
  940. case 0x03:
  941. refresh_rate = 15626*2;
  942. break;
  943. case 0x04:
  944. refresh_rate = 15625*4;
  945. break;
  946. case 0x05:
  947. refresh_rate = 15625*8;
  948. break;
  949. default:
  950. printf("ERROR: DIMM %lu, unsupported refresh rate/type.\n",
  951. dimm_num);
  952. printf("Replace the DIMM module with a supported DIMM.\n");
  953. break;
  954. }
  955. break;
  956. }
  957. }
  958. refresh_interval = refresh_rate * 10 / bus_period_x_10;
  959. sdram_rtr = (refresh_interval & 0x3ff8) << 16;
  960. /*
  961. * program Refresh Timer Register (SDRAM0_RTR)
  962. */
  963. mtsdram(mem_rtr, sdram_rtr);
  964. }
  965. void program_tr0 (unsigned long* dimm_populated,
  966. unsigned char* iic0_dimm_addr,
  967. unsigned long num_dimm_banks)
  968. {
  969. unsigned long dimm_num;
  970. unsigned long tr0;
  971. unsigned char wcsbc;
  972. unsigned char t_rp_ns;
  973. unsigned char t_rcd_ns;
  974. unsigned char t_ras_ns;
  975. unsigned long t_rp_clk;
  976. unsigned long t_ras_rcd_clk;
  977. unsigned long t_rcd_clk;
  978. unsigned long t_rfc_clk;
  979. unsigned long plb_check;
  980. unsigned char cas_bit;
  981. unsigned long cas_index;
  982. unsigned char cas_2_0_available;
  983. unsigned char cas_2_5_available;
  984. unsigned char cas_3_0_available;
  985. unsigned long cycle_time_ns_x_10[3];
  986. unsigned long tcyc_3_0_ns_x_10;
  987. unsigned long tcyc_2_5_ns_x_10;
  988. unsigned long tcyc_2_0_ns_x_10;
  989. unsigned long tcyc_reg;
  990. unsigned long bus_period_x_10;
  991. PPC440_SYS_INFO sys_info;
  992. unsigned long residue;
  993. /*
  994. * get the board info
  995. */
  996. get_sys_info(&sys_info);
  997. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  998. /*
  999. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  1000. */
  1001. mfsdram(mem_tr0, tr0);
  1002. tr0 &= ~(SDRAM_TR0_SDWR_MASK | SDRAM_TR0_SDWD_MASK |
  1003. SDRAM_TR0_SDCL_MASK | SDRAM_TR0_SDPA_MASK |
  1004. SDRAM_TR0_SDCP_MASK | SDRAM_TR0_SDLD_MASK |
  1005. SDRAM_TR0_SDRA_MASK | SDRAM_TR0_SDRD_MASK);
  1006. /*
  1007. * initialization
  1008. */
  1009. wcsbc = 0;
  1010. t_rp_ns = 0;
  1011. t_rcd_ns = 0;
  1012. t_ras_ns = 0;
  1013. cas_2_0_available = TRUE;
  1014. cas_2_5_available = TRUE;
  1015. cas_3_0_available = TRUE;
  1016. tcyc_2_0_ns_x_10 = 0;
  1017. tcyc_2_5_ns_x_10 = 0;
  1018. tcyc_3_0_ns_x_10 = 0;
  1019. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1020. if (dimm_populated[dimm_num] == TRUE) {
  1021. wcsbc = spd_read(iic0_dimm_addr[dimm_num], 15);
  1022. t_rp_ns = spd_read(iic0_dimm_addr[dimm_num], 27) >> 2;
  1023. t_rcd_ns = spd_read(iic0_dimm_addr[dimm_num], 29) >> 2;
  1024. t_ras_ns = spd_read(iic0_dimm_addr[dimm_num], 30);
  1025. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  1026. for (cas_index = 0; cas_index < 3; cas_index++) {
  1027. switch (cas_index) {
  1028. case 0:
  1029. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  1030. break;
  1031. case 1:
  1032. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  1033. break;
  1034. default:
  1035. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  1036. break;
  1037. }
  1038. if ((tcyc_reg & 0x0F) >= 10) {
  1039. printf("ERROR: Tcyc incorrect for DIMM in slot %lu\n",
  1040. dimm_num);
  1041. hang();
  1042. }
  1043. cycle_time_ns_x_10[cas_index] =
  1044. (((tcyc_reg & 0xF0) >> 4) * 10) + (tcyc_reg & 0x0F);
  1045. }
  1046. cas_index = 0;
  1047. if ((cas_bit & 0x80) != 0) {
  1048. cas_index += 3;
  1049. }
  1050. else if ((cas_bit & 0x40) != 0) {
  1051. cas_index += 2;
  1052. }
  1053. else if ((cas_bit & 0x20) != 0) {
  1054. cas_index += 1;
  1055. }
  1056. if (((cas_bit & 0x10) != 0) && (cas_index < 3)) {
  1057. tcyc_3_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1058. cas_index++;
  1059. }
  1060. else {
  1061. if (cas_index != 0) {
  1062. cas_index++;
  1063. }
  1064. cas_3_0_available = FALSE;
  1065. }
  1066. if (((cas_bit & 0x08) != 0) || (cas_index < 3)) {
  1067. tcyc_2_5_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1068. cas_index++;
  1069. }
  1070. else {
  1071. if (cas_index != 0) {
  1072. cas_index++;
  1073. }
  1074. cas_2_5_available = FALSE;
  1075. }
  1076. if (((cas_bit & 0x04) != 0) || (cas_index < 3)) {
  1077. tcyc_2_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  1078. cas_index++;
  1079. }
  1080. else {
  1081. if (cas_index != 0) {
  1082. cas_index++;
  1083. }
  1084. cas_2_0_available = FALSE;
  1085. }
  1086. break;
  1087. }
  1088. }
  1089. /*
  1090. * Program SD_WR and SD_WCSBC fields
  1091. */
  1092. tr0 |= SDRAM_TR0_SDWR_2_CLK; /* Write Recovery: 2 CLK */
  1093. switch (wcsbc) {
  1094. case 0:
  1095. tr0 |= SDRAM_TR0_SDWD_0_CLK;
  1096. break;
  1097. default:
  1098. tr0 |= SDRAM_TR0_SDWD_1_CLK;
  1099. break;
  1100. }
  1101. /*
  1102. * Program SD_CASL field
  1103. */
  1104. if ((cas_2_0_available == TRUE) &&
  1105. (bus_period_x_10 >= tcyc_2_0_ns_x_10)) {
  1106. tr0 |= SDRAM_TR0_SDCL_2_0_CLK;
  1107. }
  1108. else if((cas_2_5_available == TRUE) &&
  1109. (bus_period_x_10 >= tcyc_2_5_ns_x_10)) {
  1110. tr0 |= SDRAM_TR0_SDCL_2_5_CLK;
  1111. }
  1112. else if((cas_3_0_available == TRUE) &&
  1113. (bus_period_x_10 >= tcyc_3_0_ns_x_10)) {
  1114. tr0 |= SDRAM_TR0_SDCL_3_0_CLK;
  1115. }
  1116. else {
  1117. printf("ERROR: No supported CAS latency with the installed DIMMs.\n");
  1118. printf("Only CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  1119. printf("Make sure the PLB speed is within the supported range.\n");
  1120. hang();
  1121. }
  1122. /*
  1123. * Calculate Trp in clock cycles and round up if necessary
  1124. * Program SD_PTA field
  1125. */
  1126. t_rp_clk = sys_info.freqPLB * t_rp_ns / ONE_BILLION;
  1127. plb_check = ONE_BILLION * t_rp_clk / t_rp_ns;
  1128. if (sys_info.freqPLB != plb_check) {
  1129. t_rp_clk++;
  1130. }
  1131. switch ((unsigned long)t_rp_clk) {
  1132. case 0:
  1133. case 1:
  1134. case 2:
  1135. tr0 |= SDRAM_TR0_SDPA_2_CLK;
  1136. break;
  1137. case 3:
  1138. tr0 |= SDRAM_TR0_SDPA_3_CLK;
  1139. break;
  1140. default:
  1141. tr0 |= SDRAM_TR0_SDPA_4_CLK;
  1142. break;
  1143. }
  1144. /*
  1145. * Program SD_CTP field
  1146. */
  1147. t_ras_rcd_clk = sys_info.freqPLB * (t_ras_ns - t_rcd_ns) / ONE_BILLION;
  1148. plb_check = ONE_BILLION * t_ras_rcd_clk / (t_ras_ns - t_rcd_ns);
  1149. if (sys_info.freqPLB != plb_check) {
  1150. t_ras_rcd_clk++;
  1151. }
  1152. switch (t_ras_rcd_clk) {
  1153. case 0:
  1154. case 1:
  1155. case 2:
  1156. tr0 |= SDRAM_TR0_SDCP_2_CLK;
  1157. break;
  1158. case 3:
  1159. tr0 |= SDRAM_TR0_SDCP_3_CLK;
  1160. break;
  1161. case 4:
  1162. tr0 |= SDRAM_TR0_SDCP_4_CLK;
  1163. break;
  1164. default:
  1165. tr0 |= SDRAM_TR0_SDCP_5_CLK;
  1166. break;
  1167. }
  1168. /*
  1169. * Program SD_LDF field
  1170. */
  1171. tr0 |= SDRAM_TR0_SDLD_2_CLK;
  1172. /*
  1173. * Program SD_RFTA field
  1174. * FIXME tRFC hardcoded as 75 nanoseconds
  1175. */
  1176. t_rfc_clk = sys_info.freqPLB / (ONE_BILLION / 75);
  1177. residue = sys_info.freqPLB % (ONE_BILLION / 75);
  1178. if (residue >= (ONE_BILLION / 150)) {
  1179. t_rfc_clk++;
  1180. }
  1181. switch (t_rfc_clk) {
  1182. case 0:
  1183. case 1:
  1184. case 2:
  1185. case 3:
  1186. case 4:
  1187. case 5:
  1188. case 6:
  1189. tr0 |= SDRAM_TR0_SDRA_6_CLK;
  1190. break;
  1191. case 7:
  1192. tr0 |= SDRAM_TR0_SDRA_7_CLK;
  1193. break;
  1194. case 8:
  1195. tr0 |= SDRAM_TR0_SDRA_8_CLK;
  1196. break;
  1197. case 9:
  1198. tr0 |= SDRAM_TR0_SDRA_9_CLK;
  1199. break;
  1200. case 10:
  1201. tr0 |= SDRAM_TR0_SDRA_10_CLK;
  1202. break;
  1203. case 11:
  1204. tr0 |= SDRAM_TR0_SDRA_11_CLK;
  1205. break;
  1206. case 12:
  1207. tr0 |= SDRAM_TR0_SDRA_12_CLK;
  1208. break;
  1209. default:
  1210. tr0 |= SDRAM_TR0_SDRA_13_CLK;
  1211. break;
  1212. }
  1213. /*
  1214. * Program SD_RCD field
  1215. */
  1216. t_rcd_clk = sys_info.freqPLB * t_rcd_ns / ONE_BILLION;
  1217. plb_check = ONE_BILLION * t_rcd_clk / t_rcd_ns;
  1218. if (sys_info.freqPLB != plb_check) {
  1219. t_rcd_clk++;
  1220. }
  1221. switch (t_rcd_clk) {
  1222. case 0:
  1223. case 1:
  1224. case 2:
  1225. tr0 |= SDRAM_TR0_SDRD_2_CLK;
  1226. break;
  1227. case 3:
  1228. tr0 |= SDRAM_TR0_SDRD_3_CLK;
  1229. break;
  1230. default:
  1231. tr0 |= SDRAM_TR0_SDRD_4_CLK;
  1232. break;
  1233. }
  1234. #if 0
  1235. printf("tr0: %x\n", tr0);
  1236. #endif
  1237. mtsdram(mem_tr0, tr0);
  1238. }
  1239. void program_tr1 (void)
  1240. {
  1241. unsigned long tr0;
  1242. unsigned long tr1;
  1243. unsigned long cfg0;
  1244. unsigned long ecc_temp;
  1245. unsigned long dlycal;
  1246. unsigned long dly_val;
  1247. unsigned long i, j, k;
  1248. unsigned long bxcr_num;
  1249. unsigned long max_pass_length;
  1250. unsigned long current_pass_length;
  1251. unsigned long current_fail_length;
  1252. unsigned long current_start;
  1253. unsigned long rdclt;
  1254. unsigned long rdclt_offset;
  1255. long max_start;
  1256. long max_end;
  1257. long rdclt_average;
  1258. unsigned char window_found;
  1259. unsigned char fail_found;
  1260. unsigned char pass_found;
  1261. unsigned long * membase;
  1262. PPC440_SYS_INFO sys_info;
  1263. /*
  1264. * get the board info
  1265. */
  1266. get_sys_info(&sys_info);
  1267. /*
  1268. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  1269. */
  1270. mfsdram(mem_tr1, tr1);
  1271. tr1 &= ~(SDRAM_TR1_RDSS_MASK | SDRAM_TR1_RDSL_MASK |
  1272. SDRAM_TR1_RDCD_MASK | SDRAM_TR1_RDCT_MASK);
  1273. mfsdram(mem_tr0, tr0);
  1274. if (((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) &&
  1275. (sys_info.freqPLB > 100000000)) {
  1276. tr1 |= SDRAM_TR1_RDSS_TR2;
  1277. tr1 |= SDRAM_TR1_RDSL_STAGE3;
  1278. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1279. }
  1280. else {
  1281. tr1 |= SDRAM_TR1_RDSS_TR1;
  1282. tr1 |= SDRAM_TR1_RDSL_STAGE2;
  1283. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1284. }
  1285. /*
  1286. * save CFG0 ECC setting to a temporary variable and turn ECC off
  1287. */
  1288. mfsdram(mem_cfg0, cfg0);
  1289. ecc_temp = cfg0 & SDRAM_CFG0_MCHK_MASK;
  1290. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_NON);
  1291. /*
  1292. * get the delay line calibration register value
  1293. */
  1294. mfsdram(mem_dlycal, dlycal);
  1295. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  1296. max_pass_length = 0;
  1297. max_start = 0;
  1298. max_end = 0;
  1299. current_pass_length = 0;
  1300. current_fail_length = 0;
  1301. current_start = 0;
  1302. rdclt_offset = 0;
  1303. window_found = FALSE;
  1304. fail_found = FALSE;
  1305. pass_found = FALSE;
  1306. #ifdef DEBUG
  1307. printf("Starting memory test ");
  1308. #endif
  1309. for (k = 0; k < NUMHALFCYCLES; k++) {
  1310. for (rdclt = 0; rdclt < dly_val; rdclt++) {
  1311. /*
  1312. * Set the timing reg for the test.
  1313. */
  1314. mtsdram(mem_tr1, (tr1 | SDRAM_TR1_RDCT_ENCODE(rdclt)));
  1315. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  1316. mtdcr(memcfga, mem_b0cr + (bxcr_num<<2));
  1317. if ((mfdcr(memcfgd) & SDRAM_BXCR_SDBE) == SDRAM_BXCR_SDBE) {
  1318. /* Bank is enabled */
  1319. membase = (unsigned long*)
  1320. (mfdcr(memcfgd) & SDRAM_BXCR_SDBA_MASK);
  1321. /*
  1322. * Run the short memory test
  1323. */
  1324. for (i = 0; i < NUMMEMTESTS; i++) {
  1325. for (j = 0; j < NUMMEMWORDS; j++) {
  1326. membase[j] = test[i][j];
  1327. ppcDcbf((unsigned long)&(membase[j]));
  1328. }
  1329. for (j = 0; j < NUMMEMWORDS; j++) {
  1330. if (membase[j] != test[i][j]) {
  1331. ppcDcbf((unsigned long)&(membase[j]));
  1332. break;
  1333. }
  1334. ppcDcbf((unsigned long)&(membase[j]));
  1335. }
  1336. if (j < NUMMEMWORDS) {
  1337. break;
  1338. }
  1339. }
  1340. /*
  1341. * see if the rdclt value passed
  1342. */
  1343. if (i < NUMMEMTESTS) {
  1344. break;
  1345. }
  1346. }
  1347. }
  1348. if (bxcr_num == MAXBXCR) {
  1349. if (fail_found == TRUE) {
  1350. pass_found = TRUE;
  1351. if (current_pass_length == 0) {
  1352. current_start = rdclt_offset + rdclt;
  1353. }
  1354. current_fail_length = 0;
  1355. current_pass_length++;
  1356. if (current_pass_length > max_pass_length) {
  1357. max_pass_length = current_pass_length;
  1358. max_start = current_start;
  1359. max_end = rdclt_offset + rdclt;
  1360. }
  1361. }
  1362. }
  1363. else {
  1364. current_pass_length = 0;
  1365. current_fail_length++;
  1366. if (current_fail_length >= (dly_val>>2)) {
  1367. if (fail_found == FALSE) {
  1368. fail_found = TRUE;
  1369. }
  1370. else if (pass_found == TRUE) {
  1371. window_found = TRUE;
  1372. break;
  1373. }
  1374. }
  1375. }
  1376. }
  1377. #ifdef DEBUG
  1378. printf(".");
  1379. #endif
  1380. if (window_found == TRUE) {
  1381. break;
  1382. }
  1383. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1384. rdclt_offset += dly_val;
  1385. }
  1386. #ifdef DEBUG
  1387. printf("\n");
  1388. #endif
  1389. /*
  1390. * make sure we find the window
  1391. */
  1392. if (window_found == FALSE) {
  1393. printf("ERROR: Cannot determine a common read delay.\n");
  1394. hang();
  1395. }
  1396. /*
  1397. * restore the orignal ECC setting
  1398. */
  1399. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | ecc_temp);
  1400. /*
  1401. * set the SDRAM TR1 RDCD value
  1402. */
  1403. tr1 &= ~SDRAM_TR1_RDCD_MASK;
  1404. if ((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) {
  1405. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1406. }
  1407. else {
  1408. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1409. }
  1410. /*
  1411. * set the SDRAM TR1 RDCLT value
  1412. */
  1413. tr1 &= ~SDRAM_TR1_RDCT_MASK;
  1414. while (max_end >= (dly_val<<1)) {
  1415. max_end -= (dly_val<<1);
  1416. max_start -= (dly_val<<1);
  1417. }
  1418. rdclt_average = ((max_start + max_end) >> 1);
  1419. if (rdclt_average >= 0x60)
  1420. while(1);
  1421. if (rdclt_average < 0) {
  1422. rdclt_average = 0;
  1423. }
  1424. if (rdclt_average >= dly_val) {
  1425. rdclt_average -= dly_val;
  1426. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1427. }
  1428. tr1 |= SDRAM_TR1_RDCT_ENCODE(rdclt_average);
  1429. #if 0
  1430. printf("tr1: %x\n", tr1);
  1431. #endif
  1432. /*
  1433. * program SDRAM Timing Register 1 TR1
  1434. */
  1435. mtsdram(mem_tr1, tr1);
  1436. }
  1437. unsigned long program_bxcr(unsigned long* dimm_populated,
  1438. unsigned char* iic0_dimm_addr,
  1439. unsigned long num_dimm_banks)
  1440. {
  1441. unsigned long dimm_num;
  1442. unsigned long bxcr_num;
  1443. unsigned long bank_base_addr;
  1444. unsigned long bank_size_bytes;
  1445. unsigned long cr;
  1446. unsigned long i;
  1447. unsigned long temp;
  1448. unsigned char num_row_addr;
  1449. unsigned char num_col_addr;
  1450. unsigned char num_banks;
  1451. unsigned char bank_size_id;
  1452. /*
  1453. * Set the BxCR regs. First, wipe out the bank config registers.
  1454. */
  1455. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  1456. mtdcr(memcfga, mem_b0cr + (bxcr_num << 2));
  1457. mtdcr(memcfgd, 0x00000000);
  1458. }
  1459. /*
  1460. * reset the bank_base address
  1461. */
  1462. bank_base_addr = CFG_SDRAM_BASE;
  1463. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1464. if (dimm_populated[dimm_num] == TRUE) {
  1465. num_row_addr = spd_read(iic0_dimm_addr[dimm_num], 3);
  1466. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1467. num_banks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1468. bank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  1469. /*
  1470. * Set the SDRAM0_BxCR regs
  1471. */
  1472. cr = 0;
  1473. bank_size_bytes = 4 * 1024 * 1024 * bank_size_id;
  1474. switch (bank_size_id) {
  1475. case 0x02:
  1476. cr |= SDRAM_BXCR_SDSZ_8;
  1477. break;
  1478. case 0x04:
  1479. cr |= SDRAM_BXCR_SDSZ_16;
  1480. break;
  1481. case 0x08:
  1482. cr |= SDRAM_BXCR_SDSZ_32;
  1483. break;
  1484. case 0x10:
  1485. cr |= SDRAM_BXCR_SDSZ_64;
  1486. break;
  1487. case 0x20:
  1488. cr |= SDRAM_BXCR_SDSZ_128;
  1489. break;
  1490. case 0x40:
  1491. cr |= SDRAM_BXCR_SDSZ_256;
  1492. break;
  1493. case 0x80:
  1494. cr |= SDRAM_BXCR_SDSZ_512;
  1495. break;
  1496. default:
  1497. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1498. dimm_num);
  1499. printf("ERROR: Unsupported value for the banksize: %d.\n",
  1500. bank_size_id);
  1501. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1502. hang();
  1503. }
  1504. switch (num_col_addr) {
  1505. case 0x08:
  1506. cr |= SDRAM_BXCR_SDAM_1;
  1507. break;
  1508. case 0x09:
  1509. cr |= SDRAM_BXCR_SDAM_2;
  1510. break;
  1511. case 0x0A:
  1512. cr |= SDRAM_BXCR_SDAM_3;
  1513. break;
  1514. case 0x0B:
  1515. cr |= SDRAM_BXCR_SDAM_4;
  1516. break;
  1517. default:
  1518. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1519. dimm_num);
  1520. printf("ERROR: Unsupported value for number of "
  1521. "column addresses: %d.\n", num_col_addr);
  1522. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1523. hang();
  1524. }
  1525. /*
  1526. * enable the bank
  1527. */
  1528. cr |= SDRAM_BXCR_SDBE;
  1529. /*------------------------------------------------------------------
  1530. | This next section is hardware dependent and must be programmed
  1531. | to match the hardware.
  1532. +-----------------------------------------------------------------*/
  1533. if (dimm_num == 0) {
  1534. for (i = 0; i < num_banks; i++) {
  1535. mtdcr(memcfga, mem_b0cr + (i << 2));
  1536. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK |
  1537. SDRAM_BXCR_SDSZ_MASK |
  1538. SDRAM_BXCR_SDAM_MASK |
  1539. SDRAM_BXCR_SDBE);
  1540. cr |= temp;
  1541. cr |= bank_base_addr & SDRAM_BXCR_SDBA_MASK;
  1542. mtdcr(memcfgd, cr);
  1543. bank_base_addr += bank_size_bytes;
  1544. }
  1545. }
  1546. else {
  1547. for (i = 0; i < num_banks; i++) {
  1548. mtdcr(memcfga, mem_b2cr + (i << 2));
  1549. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK |
  1550. SDRAM_BXCR_SDSZ_MASK |
  1551. SDRAM_BXCR_SDAM_MASK |
  1552. SDRAM_BXCR_SDBE);
  1553. cr |= temp;
  1554. cr |= bank_base_addr & SDRAM_BXCR_SDBA_MASK;
  1555. mtdcr(memcfgd, cr);
  1556. bank_base_addr += bank_size_bytes;
  1557. }
  1558. }
  1559. }
  1560. }
  1561. return(bank_base_addr);
  1562. }
  1563. void program_ecc (unsigned long num_bytes)
  1564. {
  1565. unsigned long bank_base_addr;
  1566. unsigned long current_address;
  1567. unsigned long end_address;
  1568. unsigned long address_increment;
  1569. unsigned long cfg0;
  1570. /*
  1571. * get Memory Controller Options 0 data
  1572. */
  1573. mfsdram(mem_cfg0, cfg0);
  1574. /*
  1575. * reset the bank_base address
  1576. */
  1577. bank_base_addr = CFG_SDRAM_BASE;
  1578. if ((cfg0 & SDRAM_CFG0_MCHK_MASK) != SDRAM_CFG0_MCHK_NON) {
  1579. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1580. SDRAM_CFG0_MCHK_GEN);
  1581. if ((cfg0 & SDRAM_CFG0_DMWD_MASK) == SDRAM_CFG0_DMWD_32) {
  1582. address_increment = 4;
  1583. }
  1584. else {
  1585. address_increment = 8;
  1586. }
  1587. current_address = (unsigned long)(bank_base_addr);
  1588. end_address = (unsigned long)(bank_base_addr) + num_bytes;
  1589. while (current_address < end_address) {
  1590. *((unsigned long*)current_address) = 0x00000000;
  1591. current_address += address_increment;
  1592. }
  1593. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) |
  1594. SDRAM_CFG0_MCHK_CHK);
  1595. }
  1596. }
  1597. #endif /* CONFIG_440 */
  1598. #endif /* CONFIG_SPD_EEPROM */