PM520.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5200
  30. #define CONFIG_MPC5XXX 1 /* This is an MPC5xxx CPU */
  31. #define CONFIG_PM520 1 /* ... on PM520 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  36. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  37. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  38. #endif
  39. /*
  40. * Serial console configuration
  41. */
  42. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  43. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  44. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  45. #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
  46. /*
  47. * PCI Mapping:
  48. * 0x40000000 - 0x4fffffff - PCI Memory
  49. * 0x50000000 - 0x50ffffff - PCI IO Space
  50. */
  51. #define CONFIG_PCI 1
  52. #define CONFIG_PCI_PNP 1
  53. #define CONFIG_PCI_SCAN_SHOW 1
  54. #define CONFIG_PCI_MEM_BUS 0x40000000
  55. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  56. #define CONFIG_PCI_MEM_SIZE 0x10000000
  57. #define CONFIG_PCI_IO_BUS 0x50000000
  58. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  59. #define CONFIG_PCI_IO_SIZE 0x01000000
  60. #define CONFIG_NET_MULTI 1
  61. #define CONFIG_EEPRO100 1
  62. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  63. #undef CONFIG_NS8382X
  64. #define ADD_PCI_CMD CFG_CMD_PCI
  65. #else /* MPC5100 */
  66. #define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
  67. #endif
  68. /*
  69. * Supported commands
  70. */
  71. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | ADD_PCI_CMD | \
  72. CFG_CMD_I2C | CFG_CMD_EEPROM | CFG_CMD_DATE)
  73. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  74. #include <cmd_confdefs.h>
  75. /*
  76. * Autobooting
  77. */
  78. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  79. #define CONFIG_BOOTCOMMAND "bootm 100000" /* autoboot command */
  80. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  81. #if defined(CONFIG_MPC5200)
  82. /*
  83. * IPB Bus clocking configuration.
  84. */
  85. #undef CFG_IPBSPEED_133 /* define for 133MHz speed */
  86. #endif
  87. /*
  88. * I2C configuration
  89. */
  90. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  91. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  92. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  93. #define CFG_I2C_SLAVE 0x7F
  94. /*
  95. * EEPROM configuration
  96. */
  97. #define CFG_I2C_EEPROM_ADDR 0x58
  98. #define CFG_I2C_EEPROM_ADDR_LEN 1
  99. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  100. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  101. /*
  102. * RTC configuration
  103. */
  104. #define CONFIG_RTC_PCF8563
  105. #define CFG_I2C_RTC_ADDR 0x51
  106. /*
  107. * Flash configuration
  108. */
  109. #define CFG_FLASH_BASE 0xff800000
  110. #define CFG_FLASH_SIZE 0x00800000
  111. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x740000)
  112. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  113. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  114. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  115. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  116. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  117. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  118. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  119. #define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
  120. #undef CONFIG_FLASH_16BIT /* Flash is 32-bit */
  121. /*
  122. * Environment settings
  123. */
  124. #define CFG_ENV_IS_IN_FLASH 1
  125. #define CFG_ENV_SIZE 0x10000
  126. #define CFG_ENV_SECT_SIZE 0x40000
  127. #define CONFIG_ENV_OVERWRITE 1
  128. /*
  129. * Memory map
  130. */
  131. #define CFG_MBAR 0xf0000000
  132. #define CFG_SDRAM_BASE 0x00000000
  133. #define CFG_DEFAULT_MBAR 0x80000000
  134. /* Use SRAM until RAM will be available */
  135. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  136. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  137. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  138. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  139. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  140. #define CFG_MONITOR_BASE TEXT_BASE
  141. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  142. # define CFG_RAMBOOT 1
  143. #endif
  144. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  145. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  146. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  147. /*
  148. * Ethernet configuration
  149. */
  150. #define CONFIG_MPC5XXX_FEC 1
  151. #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
  152. #define CONFIG_PHY_ADDR 0x00
  153. /*
  154. * GPIO configuration
  155. */
  156. #define CFG_GPS_PORT_CONFIG 0x10000004
  157. /*
  158. * Miscellaneous configurable options
  159. */
  160. #define CFG_LONGHELP /* undef to save memory */
  161. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  162. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  163. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  164. #else
  165. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  166. #endif
  167. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  168. #define CFG_MAXARGS 16 /* max number of command args */
  169. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  170. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  171. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  172. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  173. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  174. /*
  175. * Various low-level settings
  176. */
  177. #if defined(CONFIG_MPC5200)
  178. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  179. #define CFG_HID0_FINAL HID0_ICE
  180. #else
  181. #define CFG_HID0_INIT 0
  182. #define CFG_HID0_FINAL 0
  183. #endif
  184. #define CFG_BOOTCS_START CFG_FLASH_BASE
  185. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  186. #define CFG_BOOTCS_CFG 0x0004fb00
  187. #define CFG_CS0_START CFG_FLASH_BASE
  188. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  189. #define CFG_CS_BURST 0x00000000
  190. #define CFG_CS_DEADCYCLE 0x33333333
  191. #define CFG_RESET_ADDRESS 0xff000000
  192. #endif /* __CONFIG_H */