OXC.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /* ------------------------------------------------------------------------- */
  24. /*
  25. * board/config.h - configuration options, board specific
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. * (easy to change)
  32. */
  33. #define CONFIG_MPC824X 1
  34. #define CONFIG_MPC8240 1
  35. #define CONFIG_OXC 1
  36. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  37. #define CONFIG_IDENT_STRING " [oxc] "
  38. #define CONFIG_WATCHDOG 1
  39. #define CONFIG_SHOW_ACTIVITY 1
  40. #define CONFIG_SHOW_BOOT_PROGRESS 1
  41. #define CONFIG_CONS_INDEX 1
  42. #define CONFIG_BAUDRATE 9600
  43. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  44. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_ELF)
  45. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  46. #include <cmd_confdefs.h>
  47. /*
  48. * Miscellaneous configurable options
  49. */
  50. #define CFG_LONGHELP 1 /* undef to save memory */
  51. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  52. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  53. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  54. #define CFG_MAXARGS 16 /* max number of command args */
  55. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  56. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  57. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  58. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() on init */
  59. /*-----------------------------------------------------------------------
  60. * Boot options
  61. */
  62. #define CONFIG_SERVERIP 10.0.0.1
  63. #define CONFIG_GATEWAYIP 10.0.0.1
  64. #define CONFIG_NETMASK 255.255.255.0
  65. #define CONFIG_LOADADDR 0x10000
  66. #define CONFIG_BOOTFILE "/mnt/ide0/p2/usr/tftp/oxc.elf"
  67. #define CONFIG_BOOTCOMMAND "tftp 0x10000 ; bootelf 0x10000"
  68. #define CONFIG_BOOTDELAY 10
  69. #define CFG_OXC_GENERATE_IP 1 /* Generate IP automatically */
  70. #define CFG_OXC_IPMASK 0x0A000000 /* 10.0.0.x */
  71. /*-----------------------------------------------------------------------
  72. * PCI stuff
  73. */
  74. #define CONFIG_PCI /* include pci support */
  75. #define CONFIG_NET_MULTI /* Multi ethernet cards support */
  76. #define CONFIG_EEPRO100 /* Ethernet Express PRO 100 */
  77. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  78. #define PCI_ENET0_IOADDR 0x80000000
  79. #define PCI_ENET0_MEMADDR 0x80000000
  80. #define PCI_ENET1_IOADDR 0x81000000
  81. #define PCI_ENET1_MEMADDR 0x81000000
  82. /*-----------------------------------------------------------------------
  83. * FLASH
  84. */
  85. #define CFG_FLASH_PRELIMBASE 0xFF800000
  86. #define CFG_FLASH_BASE (0-flash_info[0].size)
  87. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  88. #define CFG_MAX_FLASH_SECT 32 /* max number of sectors on one chip */
  89. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  90. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  91. /*-----------------------------------------------------------------------
  92. * RAM
  93. */
  94. #define CFG_SDRAM_BASE 0x00000000
  95. #define CFG_MAX_RAM_SIZE 0x10000000
  96. #define CFG_RESET_ADDRESS 0xFFF00100
  97. #define CFG_MONITOR_BASE TEXT_BASE
  98. #define CFG_MONITOR_LEN 0x00030000
  99. #if (CFG_MONITOR_BASE < CFG_FLASH_PRELIMBASE)
  100. # define CFG_RAMBOOT 1
  101. #else
  102. # undef CFG_RAMBOOT
  103. #endif
  104. #define CFG_INIT_RAM_ADDR 0x40000000
  105. #define CFG_INIT_RAM_END 0x1000
  106. #define CFG_GBL_DATA_SIZE 128
  107. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  108. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  109. #define CFG_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  110. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  111. #define CFG_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
  112. /*-----------------------------------------------------------------------
  113. * Memory mapping
  114. */
  115. #define CFG_CPLD_BASE 0xff000000 /* CPLD registers */
  116. #define CFG_CPLD_WATCHDOG (CFG_CPLD_BASE) /* Watchdog */
  117. #define CFG_CPLD_RESET (CFG_CPLD_BASE + 0x040000) /* Minor resets */
  118. #define CFG_UART_BASE (CFG_CPLD_BASE + 0x700000) /* debug UART */
  119. /*-----------------------------------------------------------------------
  120. * NS16550 Configuration
  121. */
  122. #define CFG_NS16550
  123. #define CFG_NS16550_SERIAL
  124. #define CFG_NS16550_REG_SIZE -4
  125. #define CFG_NS16550_CLK 1843200
  126. #define CFG_NS16550_COM1 CFG_UART_BASE
  127. /*-----------------------------------------------------------------------
  128. * I2C Bus
  129. */
  130. #define CONFIG_I2C 1 /* I2C support on ... */
  131. #define CONFIG_HARD_I2C 1 /* ... hardware one */
  132. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  133. #define CFG_I2C_SLAVE 0x7F /* I2C slave address */
  134. #define CFG_I2C_EXPANDER0_ADDR 0x20 /* PCF8574 expander 0 addrerr */
  135. #define CFG_I2C_EXPANDER1_ADDR 0x21 /* PCF8574 expander 1 addrerr */
  136. #define CFG_I2C_EXPANDER2_ADDR 0x26 /* PCF8574 expander 2 addrerr */
  137. /*-----------------------------------------------------------------------
  138. * Environment
  139. */
  140. #define CFG_ENV_IS_IN_FLASH 1
  141. #define CFG_ENV_ADDR 0xFFF30000 /* Offset of Environment Sector */
  142. #define CFG_ENV_SIZE 0x00010000 /* Total Size of Environment Sector */
  143. #define CONFIG_ENV_OVERWRITE 1 /* Allow modifying the environment */
  144. /*
  145. * Low Level Configuration Settings
  146. * (address mappings, register initial values, etc.)
  147. * You should know what you are doing if you make changes here.
  148. */
  149. #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
  150. #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 2
  151. #define CFG_EUMB_ADDR 0xFC000000
  152. /* MCCR1 */
  153. #define CFG_ROMNAL 0 /* rom/flash next access time */
  154. #define CFG_ROMFAL 19 /* rom/flash access time */
  155. /* MCCR2 */
  156. #define CFG_ASRISE 15 /* ASRISE=15 clocks */
  157. #define CFG_ASFALL 3 /* ASFALL=3 clocks */
  158. #define CFG_REFINT 1000 /* REFINT=1000 clocks */
  159. /* MCCR3 */
  160. #define CFG_BSTOPRE 0x35c /* Burst To Precharge */
  161. #define CFG_REFREC 7 /* Refresh to activate interval */
  162. #define CFG_RDLAT 4 /* data latency from read command */
  163. /* MCCR4 */
  164. #define CFG_PRETOACT 2 /* Precharge to activate interval */
  165. #define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
  166. #define CFG_ACTORW 2 /* Activate to R/W */
  167. #define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
  168. #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
  169. #define CFG_SDMODE_BURSTLEN 3 /* SDMODE Burst length 2=4, 3=8 */
  170. #define CFG_REGISTERD_TYPE_BUFFER 1
  171. /* memory bank settings*/
  172. /*
  173. * only bits 20-29 are actually used from these vales to set the
  174. * start/end address the upper two bits will be 0, and the lower 20
  175. * bits will be set to 0x00000 for a start address, or 0xfffff for an
  176. * end address
  177. */
  178. #define CFG_BANK0_START 0x00000000
  179. #define CFG_BANK0_END (CFG_MAX_RAM_SIZE - 1)
  180. #define CFG_BANK0_ENABLE 1
  181. #define CFG_BANK1_START 0x00000000
  182. #define CFG_BANK1_END 0x00000000
  183. #define CFG_BANK1_ENABLE 0
  184. #define CFG_BANK2_START 0x00000000
  185. #define CFG_BANK2_END 0x00000000
  186. #define CFG_BANK2_ENABLE 0
  187. #define CFG_BANK3_START 0x00000000
  188. #define CFG_BANK3_END 0x00000000
  189. #define CFG_BANK3_ENABLE 0
  190. #define CFG_BANK4_START 0x00000000
  191. #define CFG_BANK4_END 0x00000000
  192. #define CFG_BANK4_ENABLE 0
  193. #define CFG_BANK5_START 0x00000000
  194. #define CFG_BANK5_END 0x00000000
  195. #define CFG_BANK5_ENABLE 0
  196. #define CFG_BANK6_START 0x00000000
  197. #define CFG_BANK6_END 0x00000000
  198. #define CFG_BANK6_ENABLE 0
  199. #define CFG_BANK7_START 0x00000000
  200. #define CFG_BANK7_END 0x00000000
  201. #define CFG_BANK7_ENABLE 0
  202. /*
  203. * Memory bank enable bitmask, specifying which of the banks defined above
  204. are actually present. MSB is for bank #7, LSB is for bank #0.
  205. */
  206. #define CFG_BANK_ENABLE 0x01
  207. #define CFG_ODCR 0xff /* configures line driver impedances, */
  208. /* see 8240 book for bit definitions */
  209. #define CFG_PGMAX 0x32 /* how long the 8240 retains the */
  210. /* currently accessed page in memory */
  211. /* see 8240 book for details */
  212. /* SDRAM 0 - 256MB */
  213. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  214. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  215. /* stack in DCACHE @ 1GB (no backing mem) */
  216. #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
  217. #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  218. /* PCI memory */
  219. #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  220. #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  221. /* Flash, config addrs, etc */
  222. #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
  223. #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  224. #define CFG_DBAT0L CFG_IBAT0L
  225. #define CFG_DBAT0U CFG_IBAT0U
  226. #define CFG_DBAT1L CFG_IBAT1L
  227. #define CFG_DBAT1U CFG_IBAT1U
  228. #define CFG_DBAT2L CFG_IBAT2L
  229. #define CFG_DBAT2U CFG_IBAT2U
  230. #define CFG_DBAT3L CFG_IBAT3L
  231. #define CFG_DBAT3U CFG_IBAT3U
  232. /*
  233. * For booting Linux, the board info and command line data
  234. * have to be in the first 8 MB of memory, since this is
  235. * the maximum mapped by the Linux kernel during initialization.
  236. */
  237. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  238. /*-----------------------------------------------------------------------
  239. * Cache Configuration
  240. */
  241. #define CFG_CACHELINE_SIZE 32 /* For MPC8240 CPU */
  242. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  243. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  244. #endif
  245. /*
  246. * Internal Definitions
  247. *
  248. * Boot Flags
  249. */
  250. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  251. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  252. #endif /* __CONFIG_H */