MPC8260ADS.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * (C) Copyright 2001
  3. * Stuart Hughes <stuarth@lineo.com>
  4. * This file is based on similar values for other boards found in other
  5. * U-Boot config files, and some that I found in the mpc8260ads manual.
  6. *
  7. * Note: my board is a PILOT rev.
  8. * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
  9. *
  10. * (C) Copyright 2003 Arabella Software Ltd.
  11. * Yuli Barcohen <yuli@arabellasw.com>
  12. * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
  13. * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
  14. *
  15. * See file CREDITS for list of people who contributed to this
  16. * project.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License as
  20. * published by the Free Software Foundation; either version 2 of
  21. * the License, or (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  31. * MA 02111-1307 USA
  32. */
  33. #ifndef __CONFIG_H
  34. #define __CONFIG_H
  35. /*
  36. * High Level Configuration Options
  37. * (easy to change)
  38. */
  39. #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
  40. #define CONFIG_MPC8260ADS 1 /* ...on motorola ads board */
  41. /* ADS flavours */
  42. #define CFG_8260ADS 1 /* MPC8260ADS */
  43. #define CFG_8266ADS 2 /* MPC8266ADS */
  44. #define CFG_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
  45. #ifndef CONFIG_ADSTYPE
  46. #define CONFIG_ADSTYPE CFG_8260ADS
  47. #endif /* CONFIG_ADSTYPE */
  48. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  49. /* allow serial and ethaddr to be overwritten */
  50. #define CONFIG_ENV_OVERWRITE
  51. /*
  52. * select serial console configuration
  53. *
  54. * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  55. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  56. * for SCC).
  57. *
  58. * if CONFIG_CONS_NONE is defined, then the serial console routines must
  59. * defined elsewhere (for example, on the cogent platform, there are serial
  60. * ports on the motherboard which are used for the serial console - see
  61. * cogent/cma101/serial.[ch]).
  62. */
  63. #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
  64. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  65. #undef CONFIG_CONS_NONE /* define if console on something else */
  66. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  67. /*
  68. * select ethernet configuration
  69. *
  70. * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
  71. * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
  72. * for FCC)
  73. *
  74. * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
  75. * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
  76. * from CONFIG_COMMANDS to remove support for networking.
  77. */
  78. #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
  79. #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
  80. #undef CONFIG_ETHER_NONE /* define if ether on something else */
  81. #ifdef CONFIG_ETHER_ON_FCC
  82. #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
  83. #if (CONFIG_ETHER_INDEX == 2)
  84. /*
  85. * - Rx-CLK is CLK13
  86. * - Tx-CLK is CLK14
  87. * - Select bus for bd/buffers (see 28-13)
  88. * - Full duplex
  89. */
  90. # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
  91. # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
  92. # define CFG_CPMFCR_RAMTYPE 0
  93. # define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  94. #endif /* CONFIG_ETHER_INDEX */
  95. #define CONFIG_MII /* MII PHY management */
  96. #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
  97. /*
  98. * GPIO pins used for bit-banged MII communications
  99. */
  100. #define MDIO_PORT 2 /* Port C */
  101. #define MDIO_ACTIVE (iop->pdir |= 0x00400000)
  102. #define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
  103. #define MDIO_READ ((iop->pdat & 0x00400000) != 0)
  104. #define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
  105. else iop->pdat &= ~0x00400000
  106. #define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
  107. else iop->pdat &= ~0x00200000
  108. #define MIIDELAY udelay(1)
  109. #endif /* CONFIG_ETHER_ON_FCC */
  110. #if CONFIG_ADSTYPE == CFG_PQ2FADS
  111. #undef CONFIG_SPD_EEPROM /* On PQ2FADS-ZU, SDRAM is soldered */
  112. #else
  113. #define CONFIG_HARD_I2C 1 /* To enable I2C support */
  114. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  115. #define CFG_I2C_SLAVE 0x7F
  116. #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
  117. #define CONFIG_SPD_ADDR 0x50
  118. #endif
  119. #endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
  120. #ifndef CONFIG_SDRAM_PBI
  121. #define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
  122. #endif
  123. #ifndef CONFIG_8260_CLKIN
  124. #if CONFIG_ADSTYPE == CFG_PQ2FADS
  125. #define CONFIG_8260_CLKIN 100000000 /* in Hz */
  126. #else
  127. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  128. #endif
  129. #endif
  130. #define CONFIG_BAUDRATE 115200
  131. #define CFG_EXCLUDE CFG_CMD_BEDBUG | \
  132. CFG_CMD_BMP | \
  133. CFG_CMD_BSP | \
  134. CFG_CMD_DATE | \
  135. CFG_CMD_DOC | \
  136. CFG_CMD_DTT | \
  137. CFG_CMD_EEPROM | \
  138. CFG_CMD_ELF | \
  139. CFG_CMD_FAT | \
  140. CFG_CMD_FDC | \
  141. CFG_CMD_FDOS | \
  142. CFG_CMD_HWFLOW | \
  143. CFG_CMD_IDE | \
  144. CFG_CMD_KGDB | \
  145. CFG_CMD_MMC | \
  146. CFG_CMD_NAND | \
  147. CFG_CMD_PCI | \
  148. CFG_CMD_PCMCIA | \
  149. CFG_CMD_REISER | \
  150. CFG_CMD_SCSI | \
  151. CFG_CMD_SPI | \
  152. CFG_CMD_USB | \
  153. CFG_CMD_VFD
  154. #if CONFIG_ADSTYPE == CFG_PQ2FADS
  155. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  156. CFG_CMD_SDRAM | \
  157. CFG_CMD_I2C | \
  158. CFG_EXCLUDE ) )
  159. #else
  160. #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
  161. CFG_EXCLUDE ) )
  162. #endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
  163. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  164. #include <cmd_confdefs.h>
  165. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  166. #define CONFIG_BOOTCOMMAND "bootm 100000" /* autoboot command */
  167. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  168. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  169. #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
  170. #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
  171. #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
  172. #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
  173. #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
  174. #endif
  175. #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
  176. #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
  177. /*
  178. * Miscellaneous configurable options
  179. */
  180. #define CFG_HUSH_PARSER
  181. #define CFG_PROMPT_HUSH_PS2 "> "
  182. #define CFG_LONGHELP /* undef to save memory */
  183. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  184. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  185. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  186. #else
  187. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  188. #endif
  189. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  190. #define CFG_MAXARGS 16 /* max number of command args */
  191. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  192. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  193. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  194. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  195. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  196. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  197. #define CFG_FLASH_BASE 0xff800000
  198. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  199. #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
  200. #define CFG_FLASH_SIZE 8
  201. #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
  202. #define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
  203. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  204. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  205. #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
  206. #define CFG_JFFS2_FIRST_SECTOR 1
  207. #define CFG_JFFS2_LAST_SECTOR 27
  208. #define CFG_JFFS2_SORT_FRAGMENTS
  209. #define CFG_JFFS_CUSTOM_PART
  210. /* this is stuff came out of the Motorola docs */
  211. #define CFG_DEFAULT_IMMR 0x0F010000
  212. #define CFG_IMMR 0xF0000000
  213. #define CFG_BCSR 0xF4500000
  214. #define CFG_SDRAM_BASE 0x00000000
  215. #define CFG_LSDRAM_BASE 0xFD000000
  216. #define RS232EN_1 0x02000002
  217. #define RS232EN_2 0x01000001
  218. #define FETHIEN1 0x08000008
  219. #define FETH1_RST 0x04000004
  220. #define FETHIEN2 0x01000000
  221. #define FETH2_RST 0x08000000
  222. #define BCSR_PCI_MODE 0x01000000
  223. #define CFG_INIT_RAM_ADDR CFG_IMMR
  224. #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
  225. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  226. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  227. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  228. /* 0x0EA28205 */
  229. #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
  230. ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
  231. ( HRCW_BMS | HRCW_APPC10 ) |\
  232. ( HRCW_MODCK_H0101 ) \
  233. )
  234. /* no slaves */
  235. #define CFG_HRCW_SLAVE1 0
  236. #define CFG_HRCW_SLAVE2 0
  237. #define CFG_HRCW_SLAVE3 0
  238. #define CFG_HRCW_SLAVE4 0
  239. #define CFG_HRCW_SLAVE5 0
  240. #define CFG_HRCW_SLAVE6 0
  241. #define CFG_HRCW_SLAVE7 0
  242. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  243. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  244. #define CFG_MONITOR_BASE TEXT_BASE
  245. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  246. # define CFG_RAMBOOT
  247. #endif
  248. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  249. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  250. #ifdef CONFIG_BZIP2
  251. #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  252. #else
  253. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
  254. #endif /* CONFIG_BZIP2 */
  255. #ifndef CFG_RAMBOOT
  256. # define CFG_ENV_IS_IN_FLASH 1
  257. # define CFG_ENV_SECT_SIZE 0x40000
  258. # define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_ENV_SECT_SIZE)
  259. #else
  260. # define CFG_ENV_IS_IN_NVRAM 1
  261. # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  262. # define CFG_ENV_SIZE 0x200
  263. #endif /* CFG_RAMBOOT */
  264. #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
  265. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  266. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  267. #endif
  268. #define CFG_HID0_INIT 0
  269. #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
  270. #define CFG_HID2 0
  271. #define CFG_SYPCR 0xFFFFFFC3
  272. #define CFG_BCR 0x100C0000
  273. #define CFG_SIUMCR 0x0A200000
  274. #define CFG_SCCR SCCR_DFBRG01
  275. #define CFG_BR0_PRELIM CFG_FLASH_BASE | 0x00001801
  276. #define CFG_OR0_PRELIM 0xFF800876
  277. #define CFG_BR1_PRELIM CFG_BCSR | 0x00001801
  278. #define CFG_OR1_PRELIM 0xFFFF8010
  279. #define CFG_RMR RMR_CSRE
  280. #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  281. #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  282. #define CFG_RCCR 0
  283. #if CONFIG_ADSTYPE == CFG_8266ADS
  284. #undef CFG_LSDRAM_BASE /* No local bus SDRAM on MPC8266ADS */
  285. #endif /* CONFIG_ADSTYPE == CFG_8266ADS */
  286. #if CONFIG_ADSTYPE == CFG_PQ2FADS
  287. #define CFG_OR2 0xFE002EC0
  288. #define CFG_PSDMR 0x824B36A3
  289. #define CFG_PSRT 0x13
  290. #define CFG_LSDMR 0x828737A3
  291. #define CFG_LSRT 0x13
  292. #define CFG_MPTPR 0x2800
  293. #else
  294. #define CFG_OR2 0xFF000CA0
  295. #define CFG_PSDMR 0x016EB452
  296. #define CFG_PSRT 0x21
  297. #define CFG_LSDMR 0x0086A522
  298. #define CFG_LSRT 0x21
  299. #define CFG_MPTPR 0x1900
  300. #endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
  301. #define CFG_RESET_ADDRESS 0x04400000
  302. #endif /* __CONFIG_H */