IVML24.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474
  1. /*
  2. * (C) Copyright 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC860 1 /* This is a MPC860 CPU */
  33. #define CONFIG_IVML24 1 /* ...on a IVML24 board */
  34. #if defined (CONFIG_IVML24_16M)
  35. # define CONFIG_IDENT_STRING " IVML24"
  36. #elif defined (CONFIG_IVML24_32M)
  37. # define CONFIG_IDENT_STRING " IVML24_128"
  38. #elif defined (CONFIG_IVML24_64M)
  39. # define CONFIG_IDENT_STRING " IVML24_256"
  40. #endif
  41. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  42. #undef CONFIG_8xx_CONS_SMC2
  43. #undef CONFIG_8xx_CONS_NONE
  44. #define CONFIG_BAUDRATE 115200
  45. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  46. #define CONFIG_8xx_GCLK_FREQ 50331648
  47. #define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
  48. #if 0
  49. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  50. #else
  51. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  52. #endif
  53. #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
  54. #define CONFIG_BOOTARGS "root=/dev/nfs rw " \
  55. "nfsroot=10.0.0.2:/opt/eldk/ppc_8xx " \
  56. "nfsaddrs=10.0.0.99:10.0.0.2"
  57. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  58. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  59. #undef CONFIG_WATCHDOG /* watchdog disabled */
  60. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  61. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_IDE)
  62. #define CONFIG_MAC_PARTITION
  63. #define CONFIG_DOS_PARTITION
  64. #define CONFIG_BOOTP_MASK \
  65. ((CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE) & ~CONFIG_BOOTP_GATEWAY)
  66. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  67. #include <cmd_confdefs.h>
  68. /*----------------------------------------------------------------------*/
  69. /*
  70. * Miscellaneous configurable options
  71. */
  72. #define CFG_LONGHELP /* undef to save memory */
  73. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  74. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  75. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  76. #else
  77. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  78. #endif
  79. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  80. #define CFG_MAXARGS 16 /* max number of command args */
  81. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  82. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  83. #define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
  84. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  85. #define CFG_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
  86. #define CFG_PB_12V_ENABLE 0x00002000 /* PB 18 */
  87. #define CFG_PB_ILOCK_SWITCH 0x00004000 /* PB 17 */
  88. #define CFG_PB_SDRAM_CLKE 0x00008000 /* PB 16 */
  89. #define CFG_PB_ETH_POWERDOWN 0x00010000 /* PB 15 */
  90. #define CFG_PB_IDE_MOTOR 0x00020000 /* PB 14 */
  91. #define CFG_PC_ETH_RESET ((ushort)0x0010) /* PC 11 */
  92. #define CFG_PC_IDE_RESET ((ushort)0x0020) /* PC 10 */
  93. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  94. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  95. /*
  96. * Low Level Configuration Settings
  97. * (address mappings, register initial values, etc.)
  98. * You should know what you are doing if you make changes here.
  99. */
  100. /*-----------------------------------------------------------------------
  101. * Internal Memory Mapped Register
  102. */
  103. #define CFG_IMMR 0xFFF00000 /* was: 0xFF000000 */
  104. /*-----------------------------------------------------------------------
  105. * Definitions for initial stack pointer and data area (in DPRAM)
  106. */
  107. #define CFG_INIT_RAM_ADDR CFG_IMMR
  108. #if defined (CONFIG_IVML24_16M)
  109. # define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  110. #elif defined (CONFIG_IVML24_32M)
  111. # define CFG_INIT_RAM_END 0x3000 /* End of used area in DPRAM */
  112. #elif defined (CONFIG_IVML24_64M)
  113. # define CFG_INIT_RAM_END 0x3000 /* End of used area in DPRAM */
  114. #endif
  115. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  116. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  117. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  118. /*-----------------------------------------------------------------------
  119. * Start addresses for the final memory configuration
  120. * (Set up by the startup code)
  121. * Please note that CFG_SDRAM_BASE _must_ start at 0
  122. */
  123. #define CFG_SDRAM_BASE 0x00000000
  124. #define CFG_FLASH_BASE 0xFF000000
  125. #ifdef DEBUG
  126. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  127. #else
  128. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  129. #endif
  130. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  131. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  132. /*
  133. * For booting Linux, the board info and command line data
  134. * have to be in the first 8 MB of memory, since this is
  135. * the maximum mapped by the Linux kernel during initialization.
  136. */
  137. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  138. /*-----------------------------------------------------------------------
  139. * FLASH organization
  140. */
  141. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  142. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  143. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  144. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  145. #define CFG_ENV_IS_IN_FLASH 1
  146. #define CFG_ENV_OFFSET 0x7A000 /* Offset of Environment Sector */
  147. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  148. /*-----------------------------------------------------------------------
  149. * Cache Configuration
  150. */
  151. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  152. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  153. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  154. #endif
  155. /*-----------------------------------------------------------------------
  156. * SYPCR - System Protection Control 11-9
  157. * SYPCR can only be written once after reset!
  158. *-----------------------------------------------------------------------
  159. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  160. */
  161. #if defined(CONFIG_WATCHDOG)
  162. # if defined (CONFIG_IVML24_16M)
  163. # define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  164. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  165. # elif defined (CONFIG_IVML24_32M)
  166. # define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  167. SYPCR_SWE | SYPCR_SWP)
  168. # elif defined (CONFIG_IVML24_64M)
  169. # define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  170. SYPCR_SWE | SYPCR_SWP)
  171. # endif
  172. #else
  173. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  174. #endif
  175. /*-----------------------------------------------------------------------
  176. * SIUMCR - SIU Module Configuration 11-6
  177. *-----------------------------------------------------------------------
  178. * PCMCIA config., multi-function pin tri-state
  179. */
  180. /* EARB, DBGC and DBPC are initialised by the HCW */
  181. /* => 0x000000C0 */
  182. #define CFG_SIUMCR (SIUMCR_BSC | SIUMCR_GB5E)
  183. /*-----------------------------------------------------------------------
  184. * TBSCR - Time Base Status and Control 11-26
  185. *-----------------------------------------------------------------------
  186. * Clear Reference Interrupt Status, Timebase freezing enabled
  187. */
  188. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  189. /*-----------------------------------------------------------------------
  190. * PISCR - Periodic Interrupt Status and Control 11-31
  191. *-----------------------------------------------------------------------
  192. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  193. */
  194. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  195. /*-----------------------------------------------------------------------
  196. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  197. *-----------------------------------------------------------------------
  198. * Reset PLL lock status sticky bit, timer expired status bit and timer
  199. * interrupt status bit, set PLL multiplication factor !
  200. */
  201. /* 0x00B0C0C0 */
  202. #define CFG_PLPRCR \
  203. ( (11 << PLPRCR_MF_SHIFT) | \
  204. PLPRCR_SPLSS | PLPRCR_TEXPS | /*PLPRCR_TMIST|*/ \
  205. /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
  206. PLPRCR_CSR | PLPRCR_LOLRE /*|PLPRCR_FIOPD*/ \
  207. )
  208. /*-----------------------------------------------------------------------
  209. * SCCR - System Clock and reset Control Register 15-27
  210. *-----------------------------------------------------------------------
  211. * Set clock output, timebase and RTC source and divider,
  212. * power management and some other internal clocks
  213. */
  214. #define SCCR_MASK SCCR_EBDF11
  215. /* 0x01800014 */
  216. #define CFG_SCCR (SCCR_COM01 | /*SCCR_TBS|*/ \
  217. SCCR_RTDIV | SCCR_RTSEL | \
  218. /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
  219. SCCR_EBDF00 | SCCR_DFSYNC00 | \
  220. SCCR_DFBRG00 | SCCR_DFNL000 | \
  221. SCCR_DFNH000 | SCCR_DFLCD101 | \
  222. SCCR_DFALCD00)
  223. /*-----------------------------------------------------------------------
  224. * RTCSC - Real-Time Clock Status and Control Register 11-27
  225. *-----------------------------------------------------------------------
  226. */
  227. /* 0x00C3 */
  228. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  229. /*-----------------------------------------------------------------------
  230. * RCCR - RISC Controller Configuration Register 19-4
  231. *-----------------------------------------------------------------------
  232. */
  233. /* TIMEP=2 */
  234. #define CFG_RCCR 0x0200
  235. /*-----------------------------------------------------------------------
  236. * RMDS - RISC Microcode Development Support Control Register
  237. *-----------------------------------------------------------------------
  238. */
  239. #define CFG_RMDS 0
  240. /*-----------------------------------------------------------------------
  241. *
  242. * Interrupt Levels
  243. *-----------------------------------------------------------------------
  244. */
  245. #define CFG_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
  246. /*-----------------------------------------------------------------------
  247. * PCMCIA stuff
  248. *-----------------------------------------------------------------------
  249. *
  250. */
  251. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  252. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  253. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  254. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  255. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  256. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  257. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  258. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  259. /*-----------------------------------------------------------------------
  260. * IDE/ATA stuff
  261. *-----------------------------------------------------------------------
  262. */
  263. #define CONFIG_IDE_8xx_DIRECT 1 /* PCMCIA interface required */
  264. #define CONFIG_IDE_RESET 1 /* reset for ide supported */
  265. #define CFG_IDE_MAXBUS 1 /* The IVML24 has only 1 IDE bus*/
  266. #define CFG_IDE_MAXDEVICE 1 /* ... and only 1 IDE device */
  267. #define CFG_ATA_BASE_ADDR 0xFE100000
  268. #define CFG_ATA_IDE0_OFFSET 0x0000
  269. #undef CFG_ATA_IDE1_OFFSET /* only one IDE bus available */
  270. #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
  271. #define CFG_ATA_REG_OFFSET 0x0080 /* Offset for normal register accesses */
  272. #define CFG_ATA_ALT_OFFSET 0x0100 /* Offset for alternate registers */
  273. /*-----------------------------------------------------------------------
  274. *
  275. *-----------------------------------------------------------------------
  276. *
  277. */
  278. #define CFG_DER 0
  279. /*
  280. * Init Memory Controller:
  281. *
  282. * BR0 and OR0 (FLASH)
  283. */
  284. #define FLASH_BASE0_PRELIM 0xFF000000 /* FLASH bank #0 */
  285. /* used to re-map FLASH both when starting from SRAM or FLASH:
  286. * restrict access enough to keep SRAM working (if any)
  287. * but not too much to meddle with FLASH accesses
  288. */
  289. /* EPROMs are 512kb */
  290. #define CFG_REMAP_OR_AM 0xFFF80000 /* OR addr mask */
  291. #define CFG_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
  292. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  293. #define CFG_OR_TIMING_FLASH (OR_SCY_5_CLK | OR_EHTR)
  294. #define CFG_OR0_REMAP ( CFG_REMAP_OR_AM | OR_ACS_DIV4 | OR_BI | \
  295. CFG_OR_TIMING_FLASH)
  296. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | OR_ACS_DIV4 | OR_BI | \
  297. CFG_OR_TIMING_FLASH)
  298. /* 16 bit, bank valid */
  299. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  300. /*
  301. * BR1/OR1 - ELIC SACCO bank @ 0xFE000000
  302. *
  303. * AM=0xFFFF8 ATM=0 CSNT/SAM=1 ACS/G5LA/G5LS=3 BIH=1 SCY=2 SETA=0 TRLX=1 EHTR=1
  304. */
  305. #define ELIC_SACCO_BASE 0xFE000000
  306. #define ELIC_SACCO_OR_AM 0xFFFF8000
  307. #define ELIC_SACCO_TIMING (OR_SCY_2_CLK | OR_TRLX | OR_EHTR)
  308. #define CFG_OR1 (ELIC_SACCO_OR_AM | OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  309. ELIC_SACCO_TIMING)
  310. #define CFG_BR1 ((ELIC_SACCO_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  311. /*
  312. * BR2/OR2 - ELIC EPIC bank @ 0xFE008000
  313. *
  314. * AM=0xFFFF8 ATM=0 CSNT/SAM=1 ACS/G5LA/G5LS=3 BIH=1 SCY=2 SETA=0 TRLX=1 EHTR=1
  315. */
  316. #define ELIC_EPIC_BASE 0xFE008000
  317. #define ELIC_EPIC_OR_AM 0xFFFF8000
  318. #define ELIC_EPIC_TIMING (OR_SCY_2_CLK | OR_TRLX | OR_EHTR)
  319. #define CFG_OR2 (ELIC_EPIC_OR_AM | OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  320. ELIC_EPIC_TIMING)
  321. #define CFG_BR2 ((ELIC_EPIC_BASE & BR_BA_MSK) | BR_PS_8 | BR_V )
  322. /*
  323. * BR3/OR3: SDRAM
  324. *
  325. * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
  326. */
  327. #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
  328. #define SDRAM_PRELIM_OR_AM 0xF8000000 /* map max. 128 MB */
  329. #define SDRAM_TIMING OR_SCY_0_CLK /* SDRAM-Timing */
  330. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB SDRAM */
  331. #define CFG_OR3_PRELIM (SDRAM_PRELIM_OR_AM | OR_CSNT_SAM | OR_G5LS | SDRAM_TIMING )
  332. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_V )
  333. /*
  334. * BR4/OR4 - HDLC Address
  335. *
  336. * AM=0xFFFF8 ATM=0 CSNT/SAM=0 ACS/G5LA/G5LS=0 BIH=1 SCY=1 SETA=0 TRLX=0 EHTR=0
  337. */
  338. #define HDLC_ADDR_BASE 0xFE108000 /* HDLC Address area */
  339. #define HDLC_ADDR_OR_AM 0xFFFF8000
  340. #define HDLC_ADDR_TIMING OR_SCY_1_CLK
  341. #define CFG_OR4 (HDLC_ADDR_OR_AM | OR_BI | HDLC_ADDR_TIMING)
  342. #define CFG_BR4 ((HDLC_ADDR_BASE & BR_BA_MSK) | BR_PS_8 | BR_WP | BR_V )
  343. /*
  344. * BR5/OR5: SHARC ADSP-2165L
  345. *
  346. * AM=0xFFC00 ATM=0 CSNT/SAM=0 ACS/G5LA/G5LS=3 BIH=1 SCY=0 SETA=0 TRLX=0 EHTR=0
  347. */
  348. #define SHARC_BASE 0xFE400000
  349. #define SHARC_OR_AM 0xFFC00000
  350. #define SHARC_TIMING OR_SCY_0_CLK
  351. #define CFG_OR5 (SHARC_OR_AM | OR_ACS_DIV2 | OR_BI | SHARC_TIMING )
  352. #define CFG_BR5 ((SHARC_BASE & BR_BA_MSK) | BR_PS_32 | BR_MS_UPMA | BR_V )
  353. /*
  354. * Memory Periodic Timer Prescaler
  355. */
  356. /* periodic timer for refresh */
  357. #define CFG_MBMR_PTB 204
  358. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  359. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  360. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  361. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  362. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  363. #if defined (CONFIG_IVML24_16M)
  364. # define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  365. #elif defined (CONFIG_IVML24_32M)
  366. # define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  367. #elif defined (CONFIG_IVML24_64M)
  368. # define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV8 /* setting for 1 bank */
  369. #endif
  370. /*
  371. * MBMR settings for SDRAM
  372. */
  373. #if defined (CONFIG_IVML24_16M)
  374. /* 8 column SDRAM */
  375. # define CFG_MBMR_8COL ((CFG_MBMR_PTB << MBMR_PTB_SHIFT) | \
  376. MBMR_AMB_TYPE_0 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A11 | \
  377. MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
  378. #elif defined (CONFIG_IVML24_32M)
  379. /* 128 MBit SDRAM */
  380. # define CFG_MBMR_8COL ((CFG_MBMR_PTB << MBMR_PTB_SHIFT) | \
  381. MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 | \
  382. MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
  383. #elif defined (CONFIG_IVML24_64M)
  384. /* 128 MBit SDRAM */
  385. # define CFG_MBMR_8COL ((CFG_MBMR_PTB << MBMR_PTB_SHIFT) | \
  386. MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 | \
  387. MBMR_RLFB_1X | MBMR_WLFB_1X | MBMR_TLFB_4X)
  388. #endif
  389. /*
  390. * Internal Definitions
  391. *
  392. * Boot Flags
  393. */
  394. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  395. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  396. #endif /* __CONFIG_H */