BUBINGA405EP.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /* Debug options */
  29. /*#define __DEBUG_START_FROM_SRAM__ */
  30. /*#define DEBUG 1*/
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_405EP 1 /* This is a PPC405 CPU */
  36. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  37. #define CONFIG_BUBINGA405EP 1 /* ...on a BUBINGA405EP board */
  38. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  39. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  40. #define CONFIG_NO_SERIAL_EEPROM
  41. /*#undef CONFIG_NO_SERIAL_EEPROM*/
  42. /*----------------------------------------------------------------------------*/
  43. /*----------------------------------------------------------------------------*/
  44. /*----------------------------------------------------------------------------*/
  45. #ifdef CONFIG_NO_SERIAL_EEPROM
  46. /*
  47. !-------------------------------------------------------------------------------
  48. ! Defines for entry options.
  49. ! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
  50. ! are plugged in the board will be utilized as non-ECC DIMMs.
  51. !-------------------------------------------------------------------------------
  52. */
  53. #define AUTO_MEMORY_CONFIG
  54. #define DIMM_READ_ADDR 0xAB
  55. #define DIMM_WRITE_ADDR 0xAA
  56. /*
  57. !-------------------------------------------------------------------------------
  58. ! PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI,
  59. ! assuming a 33MHz input clock to the 405EP from the C9531.
  60. !-------------------------------------------------------------------------------
  61. */
  62. #define PLLMR0_DEFAULT PLLMR0_266_133_66
  63. #define PLLMR1_DEFAULT PLLMR1_266_133_66
  64. #endif
  65. /*----------------------------------------------------------------------------*/
  66. /*----------------------------------------------------------------------------*/
  67. /*----------------------------------------------------------------------------*/
  68. /*#define CFG_ENV_IS_IN_FLASH 1*/ /* use FLASH for environment vars */
  69. #define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
  70. #ifdef CFG_ENV_IS_IN_NVRAM
  71. #undef CFG_ENV_IS_IN_FLASH
  72. #else
  73. #ifdef CFG_ENV_IS_IN_FLASH
  74. #undef CFG_ENV_IS_IN_NVRAM
  75. #endif
  76. #endif
  77. #define CONFIG_BAUDRATE 115200
  78. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  79. #if 1
  80. #define CONFIG_BOOTCOMMAND "" /* autoboot command */
  81. #else
  82. #define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
  83. #endif
  84. /* Size (bytes) of interrupt driven serial port buffer.
  85. * Set to 0 to use polling instead of interrupts.
  86. * Setting to 0 will also disable RTS/CTS handshaking.
  87. */
  88. #if 0
  89. #define CONFIG_SERIAL_SOFTWARE_FIFO 4000
  90. #else
  91. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  92. #endif
  93. #if 0
  94. #define CONFIG_BOOTARGS "root=/dev/nfs " \
  95. "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0 " \
  96. "nfsroot=192.168.2.190:/home/stefan/cpci405/target_ftest4"
  97. #else
  98. #define CONFIG_BOOTARGS "root=/dev/hda1 " \
  99. "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0"
  100. #endif
  101. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  102. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  103. #define CONFIG_MII 1 /* MII PHY management */
  104. #define CONFIG_PHY_ADDR 1 /* PHY address */
  105. #define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Bubinga */
  106. /*
  107. #ifndef __DEBUG_START_FROM_SRAM__
  108. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  109. CFG_CMD_PCI | \
  110. CFG_CMD_IRQ | \
  111. CFG_CMD_KGDB | \
  112. CFG_CMD_DHCP | \
  113. CFG_CMD_DATE | \
  114. CFG_CMD_BEDBUG | \
  115. CFG_CMD_ELF )
  116. #else
  117. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  118. CFG_CMD_PCI | \
  119. CFG_CMD_IRQ | \
  120. CFG_CMD_KGDB | \
  121. CFG_CMD_DHCP | \
  122. CFG_CMD_DATE | \
  123. CFG_CMD_DATE | \
  124. CFG_CMD_ELF )
  125. #endif
  126. */
  127. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  128. CFG_CMD_CACHE | \
  129. CFG_CMD_DATE | \
  130. CFG_CMD_DHCP | \
  131. CFG_CMD_EEPROM | \
  132. CFG_CMD_ELF | \
  133. CFG_CMD_I2C | \
  134. CFG_CMD_IRQ | \
  135. CFG_CMD_KGDB | \
  136. CFG_CMD_MII | \
  137. CFG_CMD_NET | \
  138. CFG_CMD_PCI | \
  139. CFG_CMD_PING | \
  140. CFG_CMD_REGINFO | \
  141. CFG_CMD_SDRAM | \
  142. 0 )
  143. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  144. #include <cmd_confdefs.h>
  145. #undef CONFIG_WATCHDOG /* watchdog disabled */
  146. #define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
  147. /*
  148. * Miscellaneous configurable options
  149. */
  150. #define CFG_LONGHELP /* undef to save memory */
  151. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  152. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  153. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  154. #else
  155. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  156. #endif
  157. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  158. #define CFG_MAXARGS 16 /* max number of command args */
  159. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  160. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  161. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  162. /*
  163. * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
  164. * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
  165. * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
  166. * The Linux BASE_BAUD define should match this configuration.
  167. * baseBaud = cpuClock/(uartDivisor*16)
  168. * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
  169. * set Linux BASE_BAUD to 403200.
  170. */
  171. #undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
  172. #undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
  173. #define CFG_BASE_BAUD 691200
  174. /* The following table includes the supported baudrates */
  175. #define CFG_BAUDRATE_TABLE \
  176. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  177. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  178. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  179. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  180. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  181. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  182. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  183. #define CFG_I2C_SLAVE 0x7F
  184. #define CFG_I2C_NOPROBES { 0x69 } /* avoid iprobe hangup (why?) */
  185. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
  186. #if (CONFIG_COMMANDS & CFG_CMD_EEPROM)
  187. #define CFG_I2C_EEPROM_ADDR 0x50 /* I2C boot EEPROM (24C02W) */
  188. #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  189. #endif
  190. /*-----------------------------------------------------------------------
  191. * PCI stuff
  192. *-----------------------------------------------------------------------
  193. */
  194. #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
  195. #define PCI_HOST_FORCE 1 /* configure as pci host */
  196. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  197. #define CONFIG_PCI /* include pci support */
  198. #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
  199. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  200. /* resource configuration */
  201. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  202. #define CFG_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
  203. #define CFG_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
  204. #define CFG_PCI_CLASSCODE 0x0600 /* PCI Class Code: bridge/host */
  205. #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
  206. #define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
  207. #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  208. #define CFG_PCI_PTM2LA 0x00000000 /* disabled */
  209. #define CFG_PCI_PTM2MS 0x00000000 /* disabled */
  210. #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
  211. /*-----------------------------------------------------------------------
  212. * External peripheral base address
  213. *-----------------------------------------------------------------------
  214. */
  215. #undef CONFIG_IDE_LED /* no led for ide supported */
  216. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  217. #define CFG_KEY_REG_BASE_ADDR 0xF0100000
  218. #define CFG_IR_REG_BASE_ADDR 0xF0200000
  219. #define CFG_FPGA_REG_BASE_ADDR 0xF0300000
  220. /*-----------------------------------------------------------------------
  221. * Start addresses for the final memory configuration
  222. * (Set up by the startup code)
  223. * Please note that CFG_SDRAM_BASE _must_ start at 0
  224. */
  225. #define CFG_SDRAM_BASE 0x00000000
  226. #ifdef __DEBUG_START_FROM_SRAM__
  227. #define CFG_SRAM_BASE 0xFFF80000
  228. #define CFG_FLASH_BASE 0xFFF00000
  229. #define CFG_MONITOR_BASE CFG_SRAM_BASE
  230. #else
  231. #define CFG_SRAM_BASE 0xFFF00000
  232. #define CFG_FLASH_BASE 0xFFF80000
  233. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  234. #endif
  235. /*#define CFG_MONITOR_LEN (200 * 1024) /XXX* Reserve 200 kB for Monitor */
  236. #define CFG_MONITOR_LEN (192 * 1024) /* Reserve 200 kB for Monitor */
  237. #define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  238. /*
  239. * For booting Linux, the board info and command line data
  240. * have to be in the first 8 MB of memory, since this is
  241. * the maximum mapped by the Linux kernel during initialization.
  242. */
  243. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  244. /*-----------------------------------------------------------------------
  245. * FLASH organization
  246. */
  247. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  248. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  249. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  250. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  251. /* BEG ENVIRONNEMENT FLASH */
  252. #ifdef CFG_ENV_IS_IN_FLASH
  253. #define CFG_ENV_OFFSET 0x00050000 /* Offset of Environment Sector */
  254. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  255. #define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
  256. #endif
  257. /* END ENVIRONNEMENT FLASH */
  258. /*-----------------------------------------------------------------------
  259. * NVRAM organization
  260. */
  261. #define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
  262. #define CFG_NVRAM_SIZE 0x1ff8 /* NVRAM size */
  263. #ifdef CFG_ENV_IS_IN_NVRAM
  264. #define CFG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
  265. #define CFG_ENV_ADDR \
  266. (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
  267. #endif
  268. /*-----------------------------------------------------------------------
  269. * Cache Configuration
  270. */
  271. #define CFG_DCACHE_SIZE 16384 /* For IBM 405EP CPU */
  272. #define CFG_CACHELINE_SIZE 32 /* ... */
  273. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  274. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  275. #endif
  276. /*
  277. * Init Memory Controller:
  278. *
  279. * BR0/1 and OR0/1 (FLASH)
  280. */
  281. #define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
  282. #define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
  283. /*-----------------------------------------------------------------------
  284. * Definitions for initial stack pointer and data area (in data cache)
  285. */
  286. /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
  287. #define CFG_TEMP_STACK_OCM 1
  288. /* On Chip Memory location */
  289. #define CFG_OCM_DATA_ADDR 0xF8000000
  290. #define CFG_OCM_DATA_SIZE 0x1000
  291. #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
  292. #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
  293. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  294. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  295. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  296. /*-----------------------------------------------------------------------
  297. * External Bus Controller (EBC) Setup
  298. */
  299. /* Memory Bank 0 (Flash/SRAM) initialization */
  300. #define CFG_EBC_PB0AP 0x04006000
  301. #define CFG_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
  302. /* Memory Bank 1 (NVRAM/RTC) initialization */
  303. #define CFG_EBC_PB1AP 0x04041000
  304. #define CFG_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  305. /* Memory Bank 2 (not used) initialization */
  306. #define CFG_EBC_PB2AP 0x00000000
  307. #define CFG_EBC_PB2CR 0x00000000
  308. /* Memory Bank 2 (not used) initialization */
  309. #define CFG_EBC_PB3AP 0x00000000
  310. #define CFG_EBC_PB3CR 0x00000000
  311. /* Memory Bank 4 (FPGA regs) initialization */
  312. #define CFG_EBC_PB4AP 0x01815000
  313. #define CFG_EBC_PB4CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
  314. /*-----------------------------------------------------------------------
  315. * Definitions for Serial Presence Detect EEPROM address
  316. * (to get SDRAM settings)
  317. */
  318. #define SPD_EEPROM_ADDRESS 0x55
  319. /*-----------------------------------------------------------------------
  320. * Definitions for GPIO setup (PPC405EP specific)
  321. *
  322. * GPIO0[0] - External Bus Controller BLAST output
  323. * GPIO0[1-9] - Instruction trace outputs
  324. * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
  325. * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
  326. * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
  327. * GPIO0[24-27] - UART0 control signal inputs/outputs
  328. * GPIO0[28-29] - UART1 data signal input/output
  329. * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
  330. */
  331. #define CFG_GPIO0_OSRH 0x55555555
  332. #define CFG_GPIO0_OSRL 0x40000110
  333. #define CFG_GPIO0_ISR1H 0x00000000
  334. #define CFG_GPIO0_ISR1L 0x15555445
  335. #define CFG_GPIO0_TSRH 0x00000000
  336. #define CFG_GPIO0_TSRL 0x00000000
  337. #define CFG_GPIO0_TCR 0xFFFF8014
  338. /*-----------------------------------------------------------------------
  339. * Some BUBINGA stuff...
  340. */
  341. #define NVRAM_BASE 0xF0000000
  342. #define FPGA_REG0 0xF0300000 /* FPGA Reg 0 */
  343. #define FPGA_REG1 0xF0300001 /* FPGA Reg 1 */
  344. #define NVRVFY1 0x4f532d4f /* used to determine if state data in */
  345. #define NVRVFY2 0x50454e00 /* NVRAM initialized (ascii for OS-OPEN)*/
  346. #define FPGA_REG0_F_RANGE 0x80 /* SDRAM PLL freq range */
  347. #define FPGA_REG0_EXT_INT_DIS 0x20 /* External interface disable */
  348. #define FPGA_REG0_LED_MASK 0x07 /* Board LEDs DS9, DS10, and DS11 */
  349. #define FPGA_REG0_LED0 0x04 /* Turn on LED0 */
  350. #define FPGA_REG0_LED1 0x02 /* Turn on LED1 */
  351. #define FPGA_REG0_LED2 0x01 /* Turn on LED2 */
  352. #define FPGA_REG1_SSPEC_DIS 0x80 /* C9531 Spread Spectrum disabled */
  353. #define FPGA_REG1_OFFBD_PCICLK 0x40 /* Onboard PCI clock selected */
  354. #define FPGA_REG1_CLOCK_MASK 0x30 /* Mask for C9531 output freq select */
  355. #define FPGA_REG1_CLOCK_BIT_SHIFT 4
  356. #define FPGA_REG1_PCI_INT_ARB 0x08 /* PCI Internal arbiter selected */
  357. #define FPGA_REG1_PCI_FREQ 0x04 /* PCI Frequency select */
  358. #define FPGA_REG1_OFFB_FLASH 0x02 /* Off board flash */
  359. #define FPGA_REG1_SRAM_BOOT 0x01 /* SRAM at 0xFFF80000 not Flash */
  360. /*
  361. * Internal Definitions
  362. *
  363. * Boot Flags
  364. */
  365. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  366. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  367. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  368. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  369. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  370. #endif
  371. #endif /* __CONFIG_H */