interrupts.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * (C) Copyright 2002
  3. * Lineo, Inc. <www.lineo.com>
  4. * Bernhard Kuhn <bkuhn@lineo.com>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Marius Groeger <mgroeger@sysgo.de>
  9. *
  10. * (C) Copyright 2002
  11. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  12. * Alex Zuepke <azu@sysgo.de>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <common.h>
  33. #include <asm/io.h>
  34. #include <asm/arch/hardware.h>
  35. #include <asm/proc/ptrace.h>
  36. extern void reset_cpu(ulong addr);
  37. /* we always count down the max. */
  38. #define TIMER_LOAD_VAL 0xffff
  39. /* macro to read the 16 bit timer */
  40. #define READ_TIMER (tmr->TC_CV)
  41. AT91PS_TC tmr;
  42. void enable_interrupts (void)
  43. {
  44. return;
  45. }
  46. int disable_interrupts (void)
  47. {
  48. return 0;
  49. }
  50. void bad_mode(void)
  51. {
  52. panic("Resetting CPU ...\n");
  53. reset_cpu(0);
  54. }
  55. void show_regs(struct pt_regs * regs)
  56. {
  57. unsigned long flags;
  58. const char *processor_modes[]=
  59. { "USER_26", "FIQ_26" , "IRQ_26" , "SVC_26" , "UK4_26" , "UK5_26" , "UK6_26" , "UK7_26" ,
  60. "UK8_26" , "UK9_26" , "UK10_26", "UK11_26", "UK12_26", "UK13_26", "UK14_26", "UK15_26",
  61. "USER_32", "FIQ_32" , "IRQ_32" , "SVC_32" , "UK4_32" , "UK5_32" , "UK6_32" , "ABT_32" ,
  62. "UK8_32" , "UK9_32" , "UK10_32", "UND_32" , "UK12_32", "UK13_32", "UK14_32", "SYS_32"
  63. };
  64. flags = condition_codes(regs);
  65. printf("pc : [<%08lx>] lr : [<%08lx>]\n"
  66. "sp : %08lx ip : %08lx fp : %08lx\n",
  67. instruction_pointer(regs),
  68. regs->ARM_lr, regs->ARM_sp,
  69. regs->ARM_ip, regs->ARM_fp);
  70. printf("r10: %08lx r9 : %08lx r8 : %08lx\n",
  71. regs->ARM_r10, regs->ARM_r9,
  72. regs->ARM_r8);
  73. printf("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  74. regs->ARM_r7, regs->ARM_r6,
  75. regs->ARM_r5, regs->ARM_r4);
  76. printf("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  77. regs->ARM_r3, regs->ARM_r2,
  78. regs->ARM_r1, regs->ARM_r0);
  79. printf("Flags: %c%c%c%c",
  80. flags & CC_N_BIT ? 'N' : 'n',
  81. flags & CC_Z_BIT ? 'Z' : 'z',
  82. flags & CC_C_BIT ? 'C' : 'c',
  83. flags & CC_V_BIT ? 'V' : 'v');
  84. printf(" IRQs %s FIQs %s Mode %s%s\n",
  85. interrupts_enabled(regs) ? "on" : "off",
  86. fast_interrupts_enabled(regs) ? "on" : "off",
  87. processor_modes[processor_mode(regs)],
  88. thumb_mode(regs) ? " (T)" : "");
  89. }
  90. void do_undefined_instruction(struct pt_regs *pt_regs)
  91. {
  92. printf("undefined instruction\n");
  93. show_regs(pt_regs);
  94. bad_mode();
  95. }
  96. void do_software_interrupt(struct pt_regs *pt_regs)
  97. {
  98. printf("software interrupt\n");
  99. show_regs(pt_regs);
  100. bad_mode();
  101. }
  102. void do_prefetch_abort(struct pt_regs *pt_regs)
  103. {
  104. printf("prefetch abort\n");
  105. show_regs(pt_regs);
  106. bad_mode();
  107. }
  108. void do_data_abort(struct pt_regs *pt_regs)
  109. {
  110. printf("data abort\n");
  111. show_regs(pt_regs);
  112. bad_mode();
  113. }
  114. void do_not_used(struct pt_regs *pt_regs)
  115. {
  116. printf("not used\n");
  117. show_regs(pt_regs);
  118. bad_mode();
  119. }
  120. void do_fiq(struct pt_regs *pt_regs)
  121. {
  122. printf("fast interrupt request\n");
  123. show_regs(pt_regs);
  124. bad_mode();
  125. }
  126. void do_irq(struct pt_regs *pt_regs)
  127. {
  128. printf("interrupt request\n");
  129. show_regs(pt_regs);
  130. bad_mode();
  131. }
  132. static ulong timestamp;
  133. static ulong lastinc;
  134. int interrupt_init (void)
  135. {
  136. tmr = AT91C_BASE_TC0;
  137. /* enables TC1.0 clock */
  138. *AT91C_PMC_PCER = 1 << AT91C_ID_TC0; /* enable clock */
  139. *AT91C_TCB0_BCR = 0;
  140. *AT91C_TCB0_BMR = AT91C_TCB_TC0XC0S_NONE | AT91C_TCB_TC1XC1S_NONE | AT91C_TCB_TC2XC2S_NONE;
  141. tmr->TC_CCR = AT91C_TC_CLKDIS;
  142. tmr->TC_CMR = AT91C_TC_TIMER_DIV1_CLOCK; /* set to MCLK/2 */
  143. tmr->TC_IDR = ~0ul;
  144. tmr->TC_RC = TIMER_LOAD_VAL;
  145. lastinc = TIMER_LOAD_VAL;
  146. tmr->TC_CCR = AT91C_TC_SWTRG | AT91C_TC_CLKEN;
  147. timestamp = 0;
  148. return (0);
  149. }
  150. /*
  151. * timer without interrupts
  152. */
  153. void reset_timer(void)
  154. {
  155. reset_timer_masked();
  156. }
  157. ulong get_timer (ulong base)
  158. {
  159. return get_timer_masked() - base;
  160. }
  161. void set_timer (ulong t)
  162. {
  163. timestamp = t;
  164. }
  165. void udelay(unsigned long usec)
  166. {
  167. udelay_masked(usec);
  168. }
  169. void reset_timer_masked(void)
  170. {
  171. /* reset time */
  172. lastinc = READ_TIMER;
  173. timestamp = 0;
  174. }
  175. ulong get_timer_masked(void)
  176. {
  177. ulong now = READ_TIMER;
  178. if (now >= lastinc)
  179. {
  180. /* normal mode */
  181. timestamp += now - lastinc;
  182. } else {
  183. /* we have an overflow ... */
  184. timestamp += now + TIMER_LOAD_VAL - lastinc;
  185. }
  186. lastinc = now;
  187. return timestamp;
  188. }
  189. void udelay_masked(unsigned long usec)
  190. {
  191. ulong tmo;
  192. tmo = usec / 1000;
  193. tmo *= CFG_HZ;
  194. tmo /= 1000;
  195. reset_timer_masked();
  196. while(get_timer_masked() < tmo);
  197. /*NOP*/;
  198. }