cpu.c 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. /*
  29. * CPU specific code
  30. */
  31. #include <common.h>
  32. #include <command.h>
  33. #include <asm/io.h>
  34. #include <asm/arch/hardware.h>
  35. /* read co-processor 15, register #1 (control register) */
  36. static unsigned long read_p15_c1(void)
  37. {
  38. unsigned long value;
  39. __asm__ __volatile__(
  40. "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
  41. : "=r" (value)
  42. :
  43. : "memory");
  44. /*printf("p15/c1 is = %08lx\n", value); */
  45. return value;
  46. }
  47. /* write to co-processor 15, register #1 (control register) */
  48. static void write_p15_c1(unsigned long value)
  49. {
  50. /*printf("write %08lx to p15/c1\n", value); */
  51. __asm__ __volatile__(
  52. "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
  53. : "=r" (value)
  54. :
  55. : "memory");
  56. read_p15_c1();
  57. }
  58. static void cp_delay(void)
  59. {
  60. volatile int i;
  61. /* copro seems to need some delay between reading and writing */
  62. for (i=0; i<100; i++);
  63. }
  64. /* See also ARM Ref. Man. */
  65. #define C1_MMU (1<<0) /* mmu off/on */
  66. #define C1_ALIGN (1<<1) /* alignment faults off/on */
  67. #define C1_IDC (1<<2) /* icache and/or dcache off/on */
  68. #define C1_WRITE_BUFFER (1<<3) /* write buffer off/on */
  69. #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
  70. #define C1_SYS_PROT (1<<8) /* system protection */
  71. #define C1_ROM_PROT (1<<9) /* ROM protection */
  72. #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
  73. int cpu_init(void)
  74. {
  75. /*
  76. * setup up stack if necessary
  77. */
  78. #ifdef CONFIG_USE_IRQ
  79. IRQ_STACK_START = _armboot_end +
  80. CONFIG_STACKSIZE + CONFIG_STACKSIZE_IRQ - 4;
  81. FIQ_STACK_START = IRQ_STACK_START + CONFIG_STACKSIZE_FIQ;
  82. _armboot_real_end = FIQ_STACK_START + 4;
  83. #else
  84. _armboot_real_end = _armboot_end + CONFIG_STACKSIZE;
  85. #endif
  86. return 0;
  87. }
  88. int cleanup_before_linux(void)
  89. {
  90. /*
  91. * this function is called just before we call linux
  92. * it prepares the processor for linux
  93. *
  94. * we turn off caches etc ...
  95. * and we set the CPU-speed to 73 MHz - see start.S for details
  96. */
  97. disable_interrupts();
  98. return 0;
  99. }
  100. int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  101. {
  102. #ifdef CFG_SOFT_RESET
  103. extern void reset_cpu(ulong addr);
  104. disable_interrupts();
  105. reset_cpu(0);
  106. #else
  107. AT91PS_USART us = AT91C_BASE_US1;
  108. AT91PS_PIO pio = AT91C_BASE_PIOA;
  109. /*shutdown the console to avoid strange chars during reset */
  110. us->US_CR = (AT91C_US_RSTRX | AT91C_US_RSTTX);
  111. /* Clear PA19 to trigger the hard reset */
  112. pio->PIO_CODR = 0x00080000;
  113. pio->PIO_OER = 0x00080000;
  114. pio->PIO_PER = 0x00080000;
  115. /* Never reached */
  116. #endif
  117. return 0;
  118. }
  119. void icache_enable(void)
  120. {
  121. ulong reg;
  122. reg = read_p15_c1();
  123. cp_delay();
  124. write_p15_c1(reg | C1_IDC);
  125. }
  126. void icache_disable(void)
  127. {
  128. ulong reg;
  129. reg = read_p15_c1();
  130. cp_delay();
  131. write_p15_c1(reg & ~C1_IDC);
  132. }
  133. int icache_status(void)
  134. {
  135. return (read_p15_c1() & C1_IDC) != 0;
  136. return 0;
  137. }
  138. void dcache_enable(void)
  139. {
  140. ulong reg;
  141. reg = read_p15_c1();
  142. cp_delay();
  143. write_p15_c1(reg | C1_IDC);
  144. }
  145. void dcache_disable(void)
  146. {
  147. ulong reg;
  148. reg = read_p15_c1();
  149. cp_delay();
  150. write_p15_c1(reg & ~C1_IDC);
  151. }
  152. int dcache_status(void)
  153. {
  154. return (read_p15_c1() & C1_IDC) != 0;
  155. return 0;
  156. }