ppc440.h 172 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364
  1. /*----------------------------------------------------------------------------+
  2. |
  3. | This source code has been made available to you by IBM on an AS-IS
  4. | basis. Anyone receiving this source is licensed under IBM
  5. | copyrights to use it in any way he or she deems fit, including
  6. | copying it, modifying it, compiling it, and redistributing it either
  7. | with or without modifications. No license under IBM patents or
  8. | patent applications is to be implied by the copyright license.
  9. |
  10. | Any user of this software should understand that IBM cannot provide
  11. | technical support for this software and will not be responsible for
  12. | any consequences resulting from the use of this software.
  13. |
  14. | Any person who transfers this source code or any derivative work
  15. | must include the IBM copyright notice, this paragraph, and the
  16. | preceding two paragraphs in the transferred software.
  17. |
  18. | COPYRIGHT I B M CORPORATION 1999
  19. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. +----------------------------------------------------------------------------*/
  21. #ifndef __PPC440_H__
  22. #define __PPC440_H__
  23. /*--------------------------------------------------------------------- */
  24. /* Special Purpose Registers */
  25. /*--------------------------------------------------------------------- */
  26. #define xer_reg 0x001
  27. #define lr_reg 0x008
  28. #define dec 0x016 /* decrementer */
  29. #define srr0 0x01a /* save/restore register 0 */
  30. #define srr1 0x01b /* save/restore register 1 */
  31. #define pid 0x030 /* process id */
  32. #define decar 0x036 /* decrementer auto-reload */
  33. #define csrr0 0x03a /* critical save/restore register 0 */
  34. #define csrr1 0x03b /* critical save/restore register 1 */
  35. #define dear 0x03d /* data exception address register */
  36. #define esr 0x03e /* exception syndrome register */
  37. #define ivpr 0x03f /* interrupt prefix register */
  38. #define usprg0 0x100 /* user special purpose register general 0 */
  39. #define usprg1 0x110 /* user special purpose register general 1 */
  40. #define tblr 0x10c /* time base lower, read only */
  41. #define tbur 0x10d /* time base upper, read only */
  42. #define sprg1 0x111 /* special purpose register general 1 */
  43. #define sprg2 0x112 /* special purpose register general 2 */
  44. #define sprg3 0x113 /* special purpose register general 3 */
  45. #define sprg4 0x114 /* special purpose register general 4 */
  46. #define sprg5 0x115 /* special purpose register general 5 */
  47. #define sprg6 0x116 /* special purpose register general 6 */
  48. #define sprg7 0x117 /* special purpose register general 7 */
  49. #define tbl 0x11c /* time base lower (supervisor)*/
  50. #define tbu 0x11d /* time base upper (supervisor)*/
  51. #define pir 0x11e /* processor id register */
  52. /*#define pvr 0x11f processor version register */
  53. #define dbsr 0x130 /* debug status register */
  54. #define dbcr0 0x134 /* debug control register 0 */
  55. #define dbcr1 0x135 /* debug control register 1 */
  56. #define dbcr2 0x136 /* debug control register 2 */
  57. #define iac1 0x138 /* instruction address compare 1 */
  58. #define iac2 0x139 /* instruction address compare 2 */
  59. #define iac3 0x13a /* instruction address compare 3 */
  60. #define iac4 0x13b /* instruction address compare 4 */
  61. #define dac1 0x13c /* data address compare 1 */
  62. #define dac2 0x13d /* data address compare 2 */
  63. #define dvc1 0x13e /* data value compare 1 */
  64. #define dvc2 0x13f /* data value compare 2 */
  65. #define tsr 0x150 /* timer status register */
  66. #define tcr 0x154 /* timer control register */
  67. #define ivor0 0x190 /* interrupt vector offset register 0 */
  68. #define ivor1 0x191 /* interrupt vector offset register 1 */
  69. #define ivor2 0x192 /* interrupt vector offset register 2 */
  70. #define ivor3 0x193 /* interrupt vector offset register 3 */
  71. #define ivor4 0x194 /* interrupt vector offset register 4 */
  72. #define ivor5 0x195 /* interrupt vector offset register 5 */
  73. #define ivor6 0x196 /* interrupt vector offset register 6 */
  74. #define ivor7 0x197 /* interrupt vector offset register 7 */
  75. #define ivor8 0x198 /* interrupt vector offset register 8 */
  76. #define ivor9 0x199 /* interrupt vector offset register 9 */
  77. #define ivor10 0x19a /* interrupt vector offset register 10 */
  78. #define ivor11 0x19b /* interrupt vector offset register 11 */
  79. #define ivor12 0x19c /* interrupt vector offset register 12 */
  80. #define ivor13 0x19d /* interrupt vector offset register 13 */
  81. #define ivor14 0x19e /* interrupt vector offset register 14 */
  82. #define ivor15 0x19f /* interrupt vector offset register 15 */
  83. #if defined(CONFIG_440GX) || \
  84. defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  85. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  86. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  87. #define mcsrr0 0x23a /* machine check save/restore register 0 */
  88. #define mcsrr1 0x23b /* mahcine check save/restore register 1 */
  89. #define mcsr 0x23c /* machine check status register */
  90. #endif
  91. #define inv0 0x370 /* instruction cache normal victim 0 */
  92. #define inv1 0x371 /* instruction cache normal victim 1 */
  93. #define inv2 0x372 /* instruction cache normal victim 2 */
  94. #define inv3 0x373 /* instruction cache normal victim 3 */
  95. #define itv0 0x374 /* instruction cache transient victim 0 */
  96. #define itv1 0x375 /* instruction cache transient victim 1 */
  97. #define itv2 0x376 /* instruction cache transient victim 2 */
  98. #define itv3 0x377 /* instruction cache transient victim 3 */
  99. #define dnv0 0x390 /* data cache normal victim 0 */
  100. #define dnv1 0x391 /* data cache normal victim 1 */
  101. #define dnv2 0x392 /* data cache normal victim 2 */
  102. #define dnv3 0x393 /* data cache normal victim 3 */
  103. #define dtv0 0x394 /* data cache transient victim 0 */
  104. #define dtv1 0x395 /* data cache transient victim 1 */
  105. #define dtv2 0x396 /* data cache transient victim 2 */
  106. #define dtv3 0x397 /* data cache transient victim 3 */
  107. #define dvlim 0x398 /* data cache victim limit */
  108. #define ivlim 0x399 /* instruction cache victim limit */
  109. #define rstcfg 0x39b /* reset configuration */
  110. #define dcdbtrl 0x39c /* data cache debug tag register low */
  111. #define dcdbtrh 0x39d /* data cache debug tag register high */
  112. #define icdbtrl 0x39e /* instruction cache debug tag register low */
  113. #define icdbtrh 0x39f /* instruction cache debug tag register high */
  114. #define mmucr 0x3b2 /* mmu control register */
  115. #define ccr0 0x3b3 /* core configuration register 0 */
  116. #define ccr1 0x378 /* core configuration for 440x5 only */
  117. #define icdbdr 0x3d3 /* instruction cache debug data register */
  118. #define dbdr 0x3f3 /* debug data register */
  119. /******************************************************************************
  120. * DCRs & Related
  121. ******************************************************************************/
  122. /*-----------------------------------------------------------------------------
  123. | Clocking Controller
  124. +----------------------------------------------------------------------------*/
  125. #define CLOCKING_DCR_BASE 0x0c
  126. #define clkcfga (CLOCKING_DCR_BASE+0x0)
  127. #define clkcfgd (CLOCKING_DCR_BASE+0x1)
  128. /* values for clkcfga register - indirect addressing of these regs */
  129. #define clk_clkukpd 0x0020
  130. #define clk_pllc 0x0040
  131. #define clk_plld 0x0060
  132. #define clk_primad 0x0080
  133. #define clk_primbd 0x00a0
  134. #define clk_opbd 0x00c0
  135. #define clk_perd 0x00e0
  136. #define clk_mald 0x0100
  137. #define clk_spcid 0x0120
  138. #define clk_icfg 0x0140
  139. /* 440gx sdr register definations */
  140. #define SDR_DCR_BASE 0x0e
  141. #define sdrcfga (SDR_DCR_BASE+0x0)
  142. #define sdrcfgd (SDR_DCR_BASE+0x1)
  143. #define sdr_sdstp0 0x0020 /* */
  144. #define sdr_sdstp1 0x0021 /* */
  145. #define SDR_PINSTP 0x0040
  146. #define sdr_sdcs 0x0060
  147. #define sdr_ecid0 0x0080
  148. #define sdr_ecid1 0x0081
  149. #define sdr_ecid2 0x0082
  150. #define sdr_jtag 0x00c0
  151. #if !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX)
  152. #define sdr_ddrdl 0x00e0
  153. #else
  154. #define sdr_cfg 0x00e0
  155. #define SDR_CFG_LT2_MASK 0x01000000 /* Leakage test 2*/
  156. #define SDR_CFG_64_32BITS_MASK 0x01000000 /* Switch DDR 64 bits or 32 bits */
  157. #define SDR_CFG_32BITS 0x00000000 /* 32 bits */
  158. #define SDR_CFG_64BITS 0x01000000 /* 64 bits */
  159. #define SDR_CFG_MC_V2518_MASK 0x02000000 /* Low VDD2518 (2.5 or 1.8V) */
  160. #define SDR_CFG_MC_V25 0x00000000 /* 2.5 V */
  161. #define SDR_CFG_MC_V18 0x02000000 /* 1.8 V */
  162. #endif /* !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) */
  163. #define sdr_ebc 0x0100
  164. #define sdr_uart0 0x0120 /* UART0 Config */
  165. #define sdr_uart1 0x0121 /* UART1 Config */
  166. #define sdr_uart2 0x0122 /* UART2 Config */
  167. #define sdr_uart3 0x0123 /* UART3 Config */
  168. #define sdr_cp440 0x0180
  169. #define sdr_xcr 0x01c0
  170. #define sdr_xpllc 0x01c1
  171. #define sdr_xplld 0x01c2
  172. #define sdr_srst 0x0200
  173. #define sdr_slpipe 0x0220
  174. #define sdr_amp0 0x0240 /* Override PLB4 prioritiy for up to 8 masters */
  175. #define sdr_amp1 0x0241 /* Override PLB3 prioritiy for up to 8 masters */
  176. #define sdr_mirq0 0x0260
  177. #define sdr_mirq1 0x0261
  178. #define sdr_maltbl 0x0280
  179. #define sdr_malrbl 0x02a0
  180. #define sdr_maltbs 0x02c0
  181. #define sdr_malrbs 0x02e0
  182. #define sdr_pci0 0x0300
  183. #define sdr_usb0 0x0320
  184. #define sdr_cust0 0x4000
  185. #define sdr_cust1 0x4002
  186. #define sdr_pfc0 0x4100 /* Pin Function 0 */
  187. #define sdr_pfc1 0x4101 /* Pin Function 1 */
  188. #define sdr_plbtr 0x4200
  189. #define sdr_mfr 0x4300 /* SDR0_MFR reg */
  190. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) /* test-only!!!! */
  191. #define DDR0_00 0x00
  192. #define DDR0_01 0x01
  193. #define DDR0_02 0x02
  194. #define DDR0_03 0x03
  195. #define DDR0_04 0x04
  196. #define DDR0_05 0x05
  197. #define DDR0_06 0x06
  198. #define DDR0_07 0x07
  199. #define DDR0_08 0x08
  200. #define DDR0_09 0x09
  201. #define DDR0_10 0x0A
  202. #define DDR0_11 0x0B
  203. #define DDR0_12 0x0C
  204. #define DDR0_13 0x0D
  205. #define DDR0_14 0x0E
  206. #define DDR0_15 0x0F
  207. #define DDR0_16 0x10
  208. #define DDR0_17 0x11
  209. #define DDR0_18 0x12
  210. #define DDR0_19 0x13
  211. #define DDR0_20 0x14
  212. #define DDR0_21 0x15
  213. #define DDR0_22 0x16
  214. #define DDR0_23 0x17
  215. #define DDR0_24 0x18
  216. #define DDR0_25 0x19
  217. #define DDR0_26 0x1A
  218. #define DDR0_27 0x1B
  219. #define DDR0_28 0x1C
  220. #define DDR0_29 0x1D
  221. #define DDR0_30 0x1E
  222. #define DDR0_31 0x1F
  223. #define DDR0_32 0x20
  224. #define DDR0_33 0x21
  225. #define DDR0_34 0x22
  226. #define DDR0_35 0x23
  227. #define DDR0_36 0x24
  228. #define DDR0_37 0x25
  229. #define DDR0_38 0x26
  230. #define DDR0_39 0x27
  231. #define DDR0_40 0x28
  232. #define DDR0_41 0x29
  233. #define DDR0_42 0x2A
  234. #define DDR0_43 0x2B
  235. #define DDR0_44 0x2C
  236. #endif /*CONFIG_440EPX*/
  237. /*-----------------------------------------------------------------------------
  238. | SDRAM Controller
  239. +----------------------------------------------------------------------------*/
  240. #define SDRAM_DCR_BASE 0x10
  241. #define memcfga (SDRAM_DCR_BASE+0x0) /* Memory configuration address reg */
  242. #define memcfgd (SDRAM_DCR_BASE+0x1) /* Memory configuration data reg */
  243. /* values for memcfga register - indirect addressing of these regs */
  244. #define mem_besr0_clr 0x0000 /* bus error status reg 0 (clr) */
  245. #define mem_besr0_set 0x0004 /* bus error status reg 0 (set) */
  246. #define mem_besr1_clr 0x0008 /* bus error status reg 1 (clr) */
  247. #define mem_besr1_set 0x000c /* bus error status reg 1 (set) */
  248. #define mem_bear 0x0010 /* bus error address reg */
  249. #define mem_mirq_clr 0x0011 /* bus master interrupt (clr) */
  250. #define mem_mirq_set 0x0012 /* bus master interrupt (set) */
  251. #define mem_slio 0x0018 /* ddr sdram slave interface options */
  252. #define mem_cfg0 0x0020 /* ddr sdram options 0 */
  253. #define mem_cfg1 0x0021 /* ddr sdram options 1 */
  254. #define mem_devopt 0x0022 /* ddr sdram device options */
  255. #define mem_mcsts 0x0024 /* memory controller status */
  256. #define mem_rtr 0x0030 /* refresh timer register */
  257. #define mem_pmit 0x0034 /* power management idle timer */
  258. #define mem_uabba 0x0038 /* plb UABus base address */
  259. #define mem_b0cr 0x0040 /* ddr sdram bank 0 configuration */
  260. #define mem_b1cr 0x0044 /* ddr sdram bank 1 configuration */
  261. #define mem_b2cr 0x0048 /* ddr sdram bank 2 configuration */
  262. #define mem_b3cr 0x004c /* ddr sdram bank 3 configuration */
  263. #define mem_tr0 0x0080 /* sdram timing register 0 */
  264. #define mem_tr1 0x0081 /* sdram timing register 1 */
  265. #define mem_clktr 0x0082 /* ddr clock timing register */
  266. #define mem_wddctr 0x0083 /* write data/dm/dqs clock timing reg */
  267. #define mem_dlycal 0x0084 /* delay line calibration register */
  268. #define mem_eccesr 0x0098 /* ECC error status */
  269. #ifdef CONFIG_440GX
  270. #define sdr_amp 0x0240
  271. #define sdr_xpllc 0x01c1
  272. #define sdr_xplld 0x01c2
  273. #define sdr_xcr 0x01c0
  274. #define sdr_sdstp2 0x4001
  275. #define sdr_sdstp3 0x4003
  276. #endif /* CONFIG_440GX */
  277. #ifdef CONFIG_440SPE
  278. #undef sdr_sdstp2
  279. #define sdr_sdstp2 0x0022
  280. #undef sdr_sdstp3
  281. #define sdr_sdstp3 0x0023
  282. #define sdr_ddr0 0x00E1
  283. #define sdr_uart2 0x0122
  284. #define sdr_xcr0 0x01c0
  285. /* #define sdr_xcr1 0x01c3 only one PCIX - SG */
  286. /* #define sdr_xcr2 0x01c6 only one PCIX - SG */
  287. #define sdr_xpllc0 0x01c1
  288. #define sdr_xplld0 0x01c2
  289. #define sdr_xpllc1 0x01c4 /*notRCW - SG */
  290. #define sdr_xplld1 0x01c5 /*notRCW - SG */
  291. #define sdr_xpllc2 0x01c7 /*notRCW - SG */
  292. #define sdr_xplld2 0x01c8 /*notRCW - SG */
  293. #define sdr_amp0 0x0240
  294. #define sdr_amp1 0x0241
  295. #define sdr_cust2 0x4004
  296. #define sdr_cust3 0x4006
  297. #define sdr_sdstp4 0x4001
  298. #define sdr_sdstp5 0x4003
  299. #define sdr_sdstp6 0x4005
  300. #define sdr_sdstp7 0x4007
  301. /*----------------------------------------------------------------------------+
  302. | Core Configuration/MMU configuration for 440 (CCR1 for 440x5 only).
  303. +----------------------------------------------------------------------------*/
  304. #define CCR0_PRE 0x40000000
  305. #define CCR0_CRPE 0x08000000
  306. #define CCR0_DSTG 0x00200000
  307. #define CCR0_DAPUIB 0x00100000
  308. #define CCR0_DTB 0x00008000
  309. #define CCR0_GICBT 0x00004000
  310. #define CCR0_GDCBT 0x00002000
  311. #define CCR0_FLSTA 0x00000100
  312. #define CCR0_ICSLC_MASK 0x0000000C
  313. #define CCR0_ICSLT_MASK 0x00000003
  314. #define CCR1_TCS_MASK 0x00000080
  315. #define CCR1_TCS_INTCLK 0x00000000
  316. #define CCR1_TCS_EXTCLK 0x00000080
  317. #define MMUCR_SEOA 0x01000000
  318. #define MMUCR_U1TE 0x00400000
  319. #define MMUCR_U2SWOAE 0x00200000
  320. #define MMUCR_DULXE 0x00800000
  321. #define MMUCR_IULXE 0x00400000
  322. #define MMUCR_STS 0x00100000
  323. #define MMUCR_STID_MASK 0x000000FF
  324. #define SDR0_CFGADDR 0x00E
  325. #define SDR0_CFGDATA 0x00F
  326. /******************************************************************************
  327. * PCI express defines
  328. ******************************************************************************/
  329. #define SDR0_PE0UTLSET1 0x00000300 /* PE0 Upper transaction layer conf setting */
  330. #define SDR0_PE0UTLSET2 0x00000301 /* PE0 Upper transaction layer conf setting 2 */
  331. #define SDR0_PE0DLPSET 0x00000302 /* PE0 Data link & logical physical configuration */
  332. #define SDR0_PE0LOOP 0x00000303 /* PE0 Loopback interface status */
  333. #define SDR0_PE0RCSSET 0x00000304 /* PE0 Reset, clock & shutdown setting */
  334. #define SDR0_PE0RCSSTS 0x00000305 /* PE0 Reset, clock & shutdown status */
  335. #define SDR0_PE0HSSSET1L0 0x00000306 /* PE0 HSS Control Setting 1: Lane 0 */
  336. #define SDR0_PE0HSSSET2L0 0x00000307 /* PE0 HSS Control Setting 2: Lane 0 */
  337. #define SDR0_PE0HSSSTSL0 0x00000308 /* PE0 HSS Control Status : Lane 0 */
  338. #define SDR0_PE0HSSSET1L1 0x00000309 /* PE0 HSS Control Setting 1: Lane 1 */
  339. #define SDR0_PE0HSSSET2L1 0x0000030A /* PE0 HSS Control Setting 2: Lane 1 */
  340. #define SDR0_PE0HSSSTSL1 0x0000030B /* PE0 HSS Control Status : Lane 1 */
  341. #define SDR0_PE0HSSSET1L2 0x0000030C /* PE0 HSS Control Setting 1: Lane 2 */
  342. #define SDR0_PE0HSSSET2L2 0x0000030D /* PE0 HSS Control Setting 2: Lane 2 */
  343. #define SDR0_PE0HSSSTSL2 0x0000030E /* PE0 HSS Control Status : Lane 2 */
  344. #define SDR0_PE0HSSSET1L3 0x0000030F /* PE0 HSS Control Setting 1: Lane 3 */
  345. #define SDR0_PE0HSSSET2L3 0x00000310 /* PE0 HSS Control Setting 2: Lane 3 */
  346. #define SDR0_PE0HSSSTSL3 0x00000311 /* PE0 HSS Control Status : Lane 3 */
  347. #define SDR0_PE0HSSSET1L4 0x00000312 /* PE0 HSS Control Setting 1: Lane 4 */
  348. #define SDR0_PE0HSSSET2L4 0x00000313 /* PE0 HSS Control Setting 2: Lane 4 */
  349. #define SDR0_PE0HSSSTSL4 0x00000314 /* PE0 HSS Control Status : Lane 4 */
  350. #define SDR0_PE0HSSSET1L5 0x00000315 /* PE0 HSS Control Setting 1: Lane 5 */
  351. #define SDR0_PE0HSSSET2L5 0x00000316 /* PE0 HSS Control Setting 2: Lane 5 */
  352. #define SDR0_PE0HSSSTSL5 0x00000317 /* PE0 HSS Control Status : Lane 5 */
  353. #define SDR0_PE0HSSSET1L6 0x00000318 /* PE0 HSS Control Setting 1: Lane 6 */
  354. #define SDR0_PE0HSSSET2L6 0x00000319 /* PE0 HSS Control Setting 2: Lane 6 */
  355. #define SDR0_PE0HSSSTSL6 0x0000031A /* PE0 HSS Control Status : Lane 6 */
  356. #define SDR0_PE0HSSSET1L7 0x0000031B /* PE0 HSS Control Setting 1: Lane 7 */
  357. #define SDR0_PE0HSSSET2L7 0x0000031C /* PE0 HSS Control Setting 2: Lane 7 */
  358. #define SDR0_PE0HSSSTSL7 0x0000031D /* PE0 HSS Control Status : Lane 7 */
  359. #define SDR0_PE0HSSSEREN 0x0000031E /* PE0 Serdes Transmitter Enable */
  360. #define SDR0_PE0LANEABCD 0x0000031F /* PE0 Lanes ABCD affectation */
  361. #define SDR0_PE0LANEEFGH 0x00000320 /* PE0 Lanes EFGH affectation */
  362. #define SDR0_PE1UTLSET1 0x00000340 /* PE1 Upper transaction layer conf setting */
  363. #define SDR0_PE1UTLSET2 0x00000341 /* PE1 Upper transaction layer conf setting 2 */
  364. #define SDR0_PE1DLPSET 0x00000342 /* PE1 Data link & logical physical configuration */
  365. #define SDR0_PE1LOOP 0x00000343 /* PE1 Loopback interface status */
  366. #define SDR0_PE1RCSSET 0x00000344 /* PE1 Reset, clock & shutdown setting */
  367. #define SDR0_PE1RCSSTS 0x00000345 /* PE1 Reset, clock & shutdown status */
  368. #define SDR0_PE1HSSSET1L0 0x00000346 /* PE1 HSS Control Setting 1: Lane 0 */
  369. #define SDR0_PE1HSSSET2L0 0x00000347 /* PE1 HSS Control Setting 2: Lane 0 */
  370. #define SDR0_PE1HSSSTSL0 0x00000348 /* PE1 HSS Control Status : Lane 0 */
  371. #define SDR0_PE1HSSSET1L1 0x00000349 /* PE1 HSS Control Setting 1: Lane 1 */
  372. #define SDR0_PE1HSSSET2L1 0x0000034A /* PE1 HSS Control Setting 2: Lane 1 */
  373. #define SDR0_PE1HSSSTSL1 0x0000034B /* PE1 HSS Control Status : Lane 1 */
  374. #define SDR0_PE1HSSSET1L2 0x0000034C /* PE1 HSS Control Setting 1: Lane 2 */
  375. #define SDR0_PE1HSSSET2L2 0x0000034D /* PE1 HSS Control Setting 2: Lane 2 */
  376. #define SDR0_PE1HSSSTSL2 0x0000034E /* PE1 HSS Control Status : Lane 2 */
  377. #define SDR0_PE1HSSSET1L3 0x0000034F /* PE1 HSS Control Setting 1: Lane 3 */
  378. #define SDR0_PE1HSSSET2L3 0x00000350 /* PE1 HSS Control Setting 2: Lane 3 */
  379. #define SDR0_PE1HSSSTSL3 0x00000351 /* PE1 HSS Control Status : Lane 3 */
  380. #define SDR0_PE1HSSSEREN 0x00000352 /* PE1 Serdes Transmitter Enable */
  381. #define SDR0_PE1LANEABCD 0x00000353 /* PE1 Lanes ABCD affectation */
  382. #define SDR0_PE2UTLSET1 0x00000370 /* PE2 Upper transaction layer conf setting */
  383. #define SDR0_PE2UTLSET2 0x00000371 /* PE2 Upper transaction layer conf setting 2 */
  384. #define SDR0_PE2DLPSET 0x00000372 /* PE2 Data link & logical physical configuration */
  385. #define SDR0_PE2LOOP 0x00000373 /* PE2 Loopback interface status */
  386. #define SDR0_PE2RCSSET 0x00000374 /* PE2 Reset, clock & shutdown setting */
  387. #define SDR0_PE2RCSSTS 0x00000375 /* PE2 Reset, clock & shutdown status */
  388. #define SDR0_PE2HSSSET1L0 0x00000376 /* PE2 HSS Control Setting 1: Lane 0 */
  389. #define SDR0_PE2HSSSET2L0 0x00000377 /* PE2 HSS Control Setting 2: Lane 0 */
  390. #define SDR0_PE2HSSSTSL0 0x00000378 /* PE2 HSS Control Status : Lane 0 */
  391. #define SDR0_PE2HSSSET1L1 0x00000379 /* PE2 HSS Control Setting 1: Lane 1 */
  392. #define SDR0_PE2HSSSET2L1 0x0000037A /* PE2 HSS Control Setting 2: Lane 1 */
  393. #define SDR0_PE2HSSSTSL1 0x0000037B /* PE2 HSS Control Status : Lane 1 */
  394. #define SDR0_PE2HSSSET1L2 0x0000037C /* PE2 HSS Control Setting 1: Lane 2 */
  395. #define SDR0_PE2HSSSET2L2 0x0000037D /* PE2 HSS Control Setting 2: Lane 2 */
  396. #define SDR0_PE2HSSSTSL2 0x0000037E /* PE2 HSS Control Status : Lane 2 */
  397. #define SDR0_PE2HSSSET1L3 0x0000037F /* PE2 HSS Control Setting 1: Lane 3 */
  398. #define SDR0_PE2HSSSET2L3 0x00000380 /* PE2 HSS Control Setting 2: Lane 3 */
  399. #define SDR0_PE2HSSSTSL3 0x00000381 /* PE2 HSS Control Status : Lane 3 */
  400. #define SDR0_PE2HSSSEREN 0x00000382 /* PE2 Serdes Transmitter Enable */
  401. #define SDR0_PE2LANEABCD 0x00000383 /* PE2 Lanes ABCD affectation */
  402. #define SDR0_PEGPLLSET1 0x000003A0 /* PE Pll LC Tank Setting1 */
  403. #define SDR0_PEGPLLSET2 0x000003A1 /* PE Pll LC Tank Setting2 */
  404. #define SDR0_PEGPLLSTS 0x000003A2 /* PE Pll LC Tank Status */
  405. #endif /* CONFIG_440SPE */
  406. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  407. /*----------------------------------------------------------------------------+
  408. | SDRAM Controller
  409. +----------------------------------------------------------------------------*/
  410. /*-----------------------------------------------------------------------------+
  411. | SDRAM DLYCAL Options
  412. +-----------------------------------------------------------------------------*/
  413. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  414. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  415. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  416. /*----------------------------------------------------------------------------+
  417. | Memory queue defines
  418. +----------------------------------------------------------------------------*/
  419. /* A REVOIR versus RWC - SG*/
  420. #define SDRAMQ_DCR_BASE 0x040
  421. #define SDRAM_R0BAS (SDRAMQ_DCR_BASE+0x0) /* rank 0 base address & size */
  422. #define SDRAM_R1BAS (SDRAMQ_DCR_BASE+0x1) /* rank 1 base address & size */
  423. #define SDRAM_R2BAS (SDRAMQ_DCR_BASE+0x2) /* rank 2 base address & size */
  424. #define SDRAM_R3BAS (SDRAMQ_DCR_BASE+0x3) /* rank 3 base address & size */
  425. #define SDRAM_CONF1HB (SDRAMQ_DCR_BASE+0x5) /* configuration 1 HB */
  426. #define SDRAM_ERRSTATHB (SDRAMQ_DCR_BASE+0x7) /* error status HB */
  427. #define SDRAM_ERRADDUHB (SDRAMQ_DCR_BASE+0x8) /* error address upper 32 HB */
  428. #define SDRAM_ERRADDLHB (SDRAMQ_DCR_BASE+0x9) /* error address lower 32 HB */
  429. #define SDRAM_PLBADDULL (SDRAMQ_DCR_BASE+0xA) /* PLB base address upper 32 LL */
  430. #define SDRAM_CONF1LL (SDRAMQ_DCR_BASE+0xB) /* configuration 1 LL */
  431. #define SDRAM_ERRSTATLL (SDRAMQ_DCR_BASE+0xC) /* error status LL */
  432. #define SDRAM_ERRADDULL (SDRAMQ_DCR_BASE+0xD) /* error address upper 32 LL */
  433. #define SDRAM_ERRADDLLL (SDRAMQ_DCR_BASE+0xE) /* error address lower 32 LL */
  434. #define SDRAM_CONFPATHB (SDRAMQ_DCR_BASE+0xF) /* configuration between paths */
  435. #define SDRAM_PLBADDUHB (SDRAMQ_DCR_BASE+0x10) /* PLB base address upper 32 LL */
  436. /*-----------------------------------------------------------------------------+
  437. | Memory Bank 0-7 configuration
  438. +-----------------------------------------------------------------------------*/
  439. #if defined(CONFIG_440SPE)
  440. #define SDRAM_RXBAS_SDBA_MASK 0xFFE00000 /* Base address */
  441. #define SDRAM_RXBAS_SDBA_ENCODE(n) ((((unsigned long)(n))&0xFFE00000)>>2)
  442. #define SDRAM_RXBAS_SDBA_DECODE(n) ((((unsigned long)(n))&0xFFE00000)<<2)
  443. #endif /* CONFIG_440SPE */
  444. #if defined(CONFIG_440SP)
  445. #define SDRAM_RXBAS_SDBA_MASK 0xFF800000 /* Base address */
  446. #define SDRAM_RXBAS_SDBA_ENCODE(n) ((((unsigned long)(n))&0xFF800000))
  447. #define SDRAM_RXBAS_SDBA_DECODE(n) ((((unsigned long)(n))&0xFF800000))
  448. #endif /* CONFIG_440SP */
  449. #define SDRAM_RXBAS_SDSZ_MASK 0x0000FFC0 /* Size */
  450. #define SDRAM_RXBAS_SDSZ_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<6)
  451. #define SDRAM_RXBAS_SDSZ_DECODE(n) ((((unsigned long)(n))>>6)&0x3FF)
  452. #define SDRAM_RXBAS_SDSZ_0 0x00000000 /* 0M */
  453. #define SDRAM_RXBAS_SDSZ_8 0x0000FFC0 /* 8M */
  454. #define SDRAM_RXBAS_SDSZ_16 0x0000FF80 /* 16M */
  455. #define SDRAM_RXBAS_SDSZ_32 0x0000FF00 /* 32M */
  456. #define SDRAM_RXBAS_SDSZ_64 0x0000FE00 /* 64M */
  457. #define SDRAM_RXBAS_SDSZ_128 0x0000FC00 /* 128M */
  458. #define SDRAM_RXBAS_SDSZ_256 0x0000F800 /* 256M */
  459. #define SDRAM_RXBAS_SDSZ_512 0x0000F000 /* 512M */
  460. #define SDRAM_RXBAS_SDSZ_1024 0x0000E000 /* 1024M */
  461. #define SDRAM_RXBAS_SDSZ_2048 0x0000C000 /* 2048M */
  462. #define SDRAM_RXBAS_SDSZ_4096 0x00008000 /* 4096M */
  463. /*----------------------------------------------------------------------------+
  464. | Memory controller defines
  465. +----------------------------------------------------------------------------*/
  466. #define SDRAMC_DCR_BASE 0x010
  467. #define SDRAMC_CFGADDR (SDRAMC_DCR_BASE+0x0) /* Memory configuration add */
  468. #define SDRAMC_CFGDATA (SDRAMC_DCR_BASE+0x1) /* Memory configuration data */
  469. /* A REVOIR versus specs 4 bank - SG*/
  470. #define SDRAM_MCSTAT 0x14 /* memory controller status */
  471. #define SDRAM_MCOPT1 0x20 /* memory controller options 1 */
  472. #define SDRAM_MCOPT2 0x21 /* memory controller options 2 */
  473. #define SDRAM_MODT0 0x22 /* on die termination for bank 0 */
  474. #define SDRAM_MODT1 0x23 /* on die termination for bank 1 */
  475. #define SDRAM_MODT2 0x24 /* on die termination for bank 2 */
  476. #define SDRAM_MODT3 0x25 /* on die termination for bank 3 */
  477. #define SDRAM_CODT 0x26 /* on die termination for controller */
  478. #define SDRAM_VVPR 0x27 /* variable VRef programmming */
  479. #define SDRAM_OPARS 0x28 /* on chip driver control setup */
  480. #define SDRAM_OPART 0x29 /* on chip driver control trigger */
  481. #define SDRAM_RTR 0x30 /* refresh timer */
  482. #define SDRAM_PMIT 0x34 /* power management idle timer */
  483. #define SDRAM_MB0CF 0x40 /* memory bank 0 configuration */
  484. #define SDRAM_MB1CF 0x44 /* memory bank 1 configuration */
  485. #define SDRAM_MB2CF 0x48
  486. #define SDRAM_MB3CF 0x4C
  487. #define SDRAM_INITPLR0 0x50 /* manual initialization control */
  488. #define SDRAM_INITPLR1 0x51 /* manual initialization control */
  489. #define SDRAM_INITPLR2 0x52 /* manual initialization control */
  490. #define SDRAM_INITPLR3 0x53 /* manual initialization control */
  491. #define SDRAM_INITPLR4 0x54 /* manual initialization control */
  492. #define SDRAM_INITPLR5 0x55 /* manual initialization control */
  493. #define SDRAM_INITPLR6 0x56 /* manual initialization control */
  494. #define SDRAM_INITPLR7 0x57 /* manual initialization control */
  495. #define SDRAM_INITPLR8 0x58 /* manual initialization control */
  496. #define SDRAM_INITPLR9 0x59 /* manual initialization control */
  497. #define SDRAM_INITPLR10 0x5a /* manual initialization control */
  498. #define SDRAM_INITPLR11 0x5b /* manual initialization control */
  499. #define SDRAM_INITPLR12 0x5c /* manual initialization control */
  500. #define SDRAM_INITPLR13 0x5d /* manual initialization control */
  501. #define SDRAM_INITPLR14 0x5e /* manual initialization control */
  502. #define SDRAM_INITPLR15 0x5f /* manual initialization control */
  503. #define SDRAM_RQDC 0x70 /* read DQS delay control */
  504. #define SDRAM_RFDC 0x74 /* read feedback delay control */
  505. #define SDRAM_RDCC 0x78 /* read data capture control */
  506. #define SDRAM_DLCR 0x7A /* delay line calibration */
  507. #define SDRAM_CLKTR 0x80 /* DDR clock timing */
  508. #define SDRAM_WRDTR 0x81 /* write data, DQS, DM clock, timing */
  509. #define SDRAM_SDTR1 0x85 /* DDR SDRAM timing 1 */
  510. #define SDRAM_SDTR2 0x86 /* DDR SDRAM timing 2 */
  511. #define SDRAM_SDTR3 0x87 /* DDR SDRAM timing 3 */
  512. #define SDRAM_MMODE 0x88 /* memory mode */
  513. #define SDRAM_MEMODE 0x89 /* memory extended mode */
  514. #define SDRAM_ECCCR 0x98 /* ECC error status */
  515. #define SDRAM_CID 0xA4 /* core ID */
  516. #define SDRAM_RID 0xA8 /* revision ID */
  517. /*-----------------------------------------------------------------------------+
  518. | Memory Controller Status
  519. +-----------------------------------------------------------------------------*/
  520. #define SDRAM_MCSTAT_MIC_MASK 0x80000000 /* Memory init status mask */
  521. #define SDRAM_MCSTAT_MIC_NOTCOMP 0x00000000 /* Mem init not complete */
  522. #define SDRAM_MCSTAT_MIC_COMP 0x80000000 /* Mem init complete */
  523. #define SDRAM_MCSTAT_SRMS_MASK 0x40000000 /* Mem self refresh stat mask */
  524. #define SDRAM_MCSTAT_SRMS_NOT_SF 0x00000000 /* Mem not in self refresh */
  525. #define SDRAM_MCSTAT_SRMS_SF 0x40000000 /* Mem in self refresh */
  526. #define SDRAM_MCSTAT_IDLE_MASK 0x20000000 /* Mem self refresh stat mask */
  527. #define SDRAM_MCSTAT_IDLE_NOT 0x00000000 /* Mem contr not idle */
  528. #define SDRAM_MCSTAT_IDLE 0x20000000 /* Mem contr idle */
  529. /*-----------------------------------------------------------------------------+
  530. | Memory Controller Options 1
  531. +-----------------------------------------------------------------------------*/
  532. #define SDRAM_MCOPT1_MCHK_MASK 0x30000000 /* Memory data err check mask*/
  533. #define SDRAM_MCOPT1_MCHK_NON 0x00000000 /* No ECC generation */
  534. #define SDRAM_MCOPT1_MCHK_GEN 0x20000000 /* ECC generation */
  535. #define SDRAM_MCOPT1_MCHK_CHK 0x10000000 /* ECC generation and check */
  536. #define SDRAM_MCOPT1_MCHK_CHK_REP 0x30000000 /* ECC generation, chk, report*/
  537. #define SDRAM_MCOPT1_MCHK_CHK_DECODE(n) ((((unsigned long)(n))>>28)&0x3)
  538. #define SDRAM_MCOPT1_RDEN_MASK 0x08000000 /* Registered DIMM mask */
  539. #define SDRAM_MCOPT1_RDEN 0x08000000 /* Registered DIMM enable */
  540. #define SDRAM_MCOPT1_PMU_MASK 0x06000000 /* Page management unit mask */
  541. #define SDRAM_MCOPT1_PMU_CLOSE 0x00000000 /* PMU Close */
  542. #define SDRAM_MCOPT1_PMU_OPEN 0x04000000 /* PMU Open */
  543. #define SDRAM_MCOPT1_PMU_AUTOCLOSE 0x02000000 /* PMU AutoClose */
  544. #define SDRAM_MCOPT1_DMWD_MASK 0x01000000 /* DRAM width mask */
  545. #define SDRAM_MCOPT1_DMWD_32 0x00000000 /* 32 bits */
  546. #define SDRAM_MCOPT1_DMWD_64 0x01000000 /* 64 bits */
  547. #define SDRAM_MCOPT1_UIOS_MASK 0x00C00000 /* Unused IO State */
  548. #define SDRAM_MCOPT1_BCNT_MASK 0x00200000 /* Bank count */
  549. #define SDRAM_MCOPT1_4_BANKS 0x00000000 /* 4 Banks */
  550. #define SDRAM_MCOPT1_8_BANKS 0x00200000 /* 8 Banks */
  551. #define SDRAM_MCOPT1_DDR_TYPE_MASK 0x00100000 /* DDR Memory Type mask */
  552. #define SDRAM_MCOPT1_DDR1_TYPE 0x00000000 /* DDR1 Memory Type */
  553. #define SDRAM_MCOPT1_DDR2_TYPE 0x00100000 /* DDR2 Memory Type */
  554. #define SDRAM_MCOPT1_QDEP 0x00020000 /* 4 commands deep */
  555. #define SDRAM_MCOPT1_RWOO_MASK 0x00008000 /* Out of Order Read mask */
  556. #define SDRAM_MCOPT1_RWOO_DISABLED 0x00000000 /* disabled */
  557. #define SDRAM_MCOPT1_RWOO_ENABLED 0x00008000 /* enabled */
  558. #define SDRAM_MCOPT1_WOOO_MASK 0x00004000 /* Out of Order Write mask */
  559. #define SDRAM_MCOPT1_WOOO_DISABLED 0x00000000 /* disabled */
  560. #define SDRAM_MCOPT1_WOOO_ENABLED 0x00004000 /* enabled */
  561. #define SDRAM_MCOPT1_DCOO_MASK 0x00002000 /* All Out of Order mask */
  562. #define SDRAM_MCOPT1_DCOO_DISABLED 0x00002000 /* disabled */
  563. #define SDRAM_MCOPT1_DCOO_ENABLED 0x00000000 /* enabled */
  564. #define SDRAM_MCOPT1_DREF_MASK 0x00001000 /* Deferred refresh mask */
  565. #define SDRAM_MCOPT1_DREF_NORMAL 0x00000000 /* normal refresh */
  566. #define SDRAM_MCOPT1_DREF_DEFER_4 0x00001000 /* defer up to 4 refresh cmd */
  567. /*-----------------------------------------------------------------------------+
  568. | Memory Controller Options 2
  569. +-----------------------------------------------------------------------------*/
  570. #define SDRAM_MCOPT2_SREN_MASK 0x80000000 /* Self Test mask */
  571. #define SDRAM_MCOPT2_SREN_EXIT 0x00000000 /* Self Test exit */
  572. #define SDRAM_MCOPT2_SREN_ENTER 0x80000000 /* Self Test enter */
  573. #define SDRAM_MCOPT2_PMEN_MASK 0x40000000 /* Power Management mask */
  574. #define SDRAM_MCOPT2_PMEN_DISABLE 0x00000000 /* disable */
  575. #define SDRAM_MCOPT2_PMEN_ENABLE 0x40000000 /* enable */
  576. #define SDRAM_MCOPT2_IPTR_MASK 0x20000000 /* Init Trigger Reg mask */
  577. #define SDRAM_MCOPT2_IPTR_IDLE 0x00000000 /* idle */
  578. #define SDRAM_MCOPT2_IPTR_EXECUTE 0x20000000 /* execute preloaded init */
  579. #define SDRAM_MCOPT2_XSRP_MASK 0x10000000 /* Exit Self Refresh Prevent */
  580. #define SDRAM_MCOPT2_XSRP_ALLOW 0x00000000 /* allow self refresh exit */
  581. #define SDRAM_MCOPT2_XSRP_PREVENT 0x10000000 /* prevent self refresh exit */
  582. #define SDRAM_MCOPT2_DCEN_MASK 0x08000000 /* SDRAM Controller Enable */
  583. #define SDRAM_MCOPT2_DCEN_DISABLE 0x00000000 /* SDRAM Controller Enable */
  584. #define SDRAM_MCOPT2_DCEN_ENABLE 0x08000000 /* SDRAM Controller Enable */
  585. #define SDRAM_MCOPT2_ISIE_MASK 0x04000000 /* Init Seq Interruptable mas*/
  586. #define SDRAM_MCOPT2_ISIE_DISABLE 0x00000000 /* disable */
  587. #define SDRAM_MCOPT2_ISIE_ENABLE 0x04000000 /* enable */
  588. /*-----------------------------------------------------------------------------+
  589. | SDRAM Refresh Timer Register
  590. +-----------------------------------------------------------------------------*/
  591. #define SDRAM_RTR_RINT_MASK 0xFFF80000
  592. #define SDRAM_RTR_RINT_ENCODE(n) ((((unsigned long)(n))&0xFFF8)<<16)
  593. #define SDRAM_RTR_RINT_DECODE(n) ((((unsigned long)(n))>>16)&0xFFF8)
  594. /*-----------------------------------------------------------------------------+
  595. | SDRAM Read DQS Delay Control Register
  596. +-----------------------------------------------------------------------------*/
  597. #define SDRAM_RQDC_RQDE_MASK 0x80000000
  598. #define SDRAM_RQDC_RQDE_DISABLE 0x00000000
  599. #define SDRAM_RQDC_RQDE_ENABLE 0x80000000
  600. #define SDRAM_RQDC_RQFD_MASK 0x000001FF
  601. #define SDRAM_RQDC_RQFD_ENCODE(n) ((((unsigned long)(n))&0x1FF)<<0)
  602. #define SDRAM_RQDC_RQFD_MAX 0x1FF
  603. /*-----------------------------------------------------------------------------+
  604. | SDRAM Read Data Capture Control Register
  605. +-----------------------------------------------------------------------------*/
  606. #define SDRAM_RDCC_RDSS_MASK 0xC0000000
  607. #define SDRAM_RDCC_RDSS_T1 0x00000000
  608. #define SDRAM_RDCC_RDSS_T2 0x40000000
  609. #define SDRAM_RDCC_RDSS_T3 0x80000000
  610. #define SDRAM_RDCC_RDSS_T4 0xC0000000
  611. #define SDRAM_RDCC_RSAE_MASK 0x00000001
  612. #define SDRAM_RDCC_RSAE_DISABLE 0x00000001
  613. #define SDRAM_RDCC_RSAE_ENABLE 0x00000000
  614. /*-----------------------------------------------------------------------------+
  615. | SDRAM Read Feedback Delay Control Register
  616. +-----------------------------------------------------------------------------*/
  617. #define SDRAM_RFDC_ARSE_MASK 0x80000000
  618. #define SDRAM_RFDC_ARSE_DISABLE 0x80000000
  619. #define SDRAM_RFDC_ARSE_ENABLE 0x00000000
  620. #define SDRAM_RFDC_RFOS_MASK 0x007F0000
  621. #define SDRAM_RFDC_RFOS_ENCODE(n) ((((unsigned long)(n))&0x7F)<<16)
  622. #define SDRAM_RFDC_RFFD_MASK 0x000003FF
  623. #define SDRAM_RFDC_RFFD_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<0)
  624. #define SDRAM_RFDC_RFFD_MAX 0x7FF
  625. /*-----------------------------------------------------------------------------+
  626. | SDRAM Delay Line Calibration Register
  627. +-----------------------------------------------------------------------------*/
  628. #define SDRAM_DLCR_DCLM_MASK 0x80000000
  629. #define SDRAM_DLCR_DCLM_MANUEL 0x80000000
  630. #define SDRAM_DLCR_DCLM_AUTO 0x00000000
  631. #define SDRAM_DLCR_DLCR_MASK 0x08000000
  632. #define SDRAM_DLCR_DLCR_CALIBRATE 0x08000000
  633. #define SDRAM_DLCR_DLCR_IDLE 0x00000000
  634. #define SDRAM_DLCR_DLCS_MASK 0x07000000
  635. #define SDRAM_DLCR_DLCS_NOT_RUN 0x00000000
  636. #define SDRAM_DLCR_DLCS_IN_PROGRESS 0x01000000
  637. #define SDRAM_DLCR_DLCS_COMPLETE 0x02000000
  638. #define SDRAM_DLCR_DLCS_CONT_DONE 0x03000000
  639. #define SDRAM_DLCR_DLCS_ERROR 0x04000000
  640. #define SDRAM_DLCR_DLCV_MASK 0x000001FF
  641. #define SDRAM_DLCR_DLCV_ENCODE(n) ((((unsigned long)(n))&0x1FF)<<0)
  642. #define SDRAM_DLCR_DLCV_DECODE(n) ((((unsigned long)(n))>>0)&0x1FF)
  643. /*-----------------------------------------------------------------------------+
  644. | SDRAM Controller On Die Termination Register
  645. +-----------------------------------------------------------------------------*/
  646. #define SDRAM_CODT_ODT_ON 0x80000000
  647. #define SDRAM_CODT_ODT_OFF 0x00000000
  648. #define SDRAM_CODT_DQS_VOLTAGE_DDR_MASK 0x00000020
  649. #define SDRAM_CODT_DQS_2_5_V_DDR1 0x00000000
  650. #define SDRAM_CODT_DQS_1_8_V_DDR2 0x00000020
  651. #define SDRAM_CODT_DQS_MASK 0x00000010
  652. #define SDRAM_CODT_DQS_DIFFERENTIAL 0x00000000
  653. #define SDRAM_CODT_DQS_SINGLE_END 0x00000010
  654. #define SDRAM_CODT_CKSE_DIFFERENTIAL 0x00000000
  655. #define SDRAM_CODT_CKSE_SINGLE_END 0x00000008
  656. #define SDRAM_CODT_FEEBBACK_RCV_SINGLE_END 0x00000004
  657. #define SDRAM_CODT_FEEBBACK_DRV_SINGLE_END 0x00000002
  658. #define SDRAM_CODT_IO_HIZ 0x00000000
  659. #define SDRAM_CODT_IO_NMODE 0x00000001
  660. /*-----------------------------------------------------------------------------+
  661. | SDRAM Mode Register
  662. +-----------------------------------------------------------------------------*/
  663. #define SDRAM_MMODE_WR_MASK 0x00000E00
  664. #define SDRAM_MMODE_WR_DDR1 0x00000000
  665. #define SDRAM_MMODE_WR_DDR2_3_CYC 0x00000400
  666. #define SDRAM_MMODE_WR_DDR2_4_CYC 0x00000600
  667. #define SDRAM_MMODE_WR_DDR2_5_CYC 0x00000800
  668. #define SDRAM_MMODE_WR_DDR2_6_CYC 0x00000A00
  669. #define SDRAM_MMODE_DCL_MASK 0x00000070
  670. #define SDRAM_MMODE_DCL_DDR1_2_0_CLK 0x00000020
  671. #define SDRAM_MMODE_DCL_DDR1_2_5_CLK 0x00000060
  672. #define SDRAM_MMODE_DCL_DDR1_3_0_CLK 0x00000030
  673. #define SDRAM_MMODE_DCL_DDR2_2_0_CLK 0x00000020
  674. #define SDRAM_MMODE_DCL_DDR2_3_0_CLK 0x00000030
  675. #define SDRAM_MMODE_DCL_DDR2_4_0_CLK 0x00000040
  676. #define SDRAM_MMODE_DCL_DDR2_5_0_CLK 0x00000050
  677. #define SDRAM_MMODE_DCL_DDR2_6_0_CLK 0x00000060
  678. #define SDRAM_MMODE_DCL_DDR2_7_0_CLK 0x00000070
  679. /*-----------------------------------------------------------------------------+
  680. | SDRAM Extended Mode Register
  681. +-----------------------------------------------------------------------------*/
  682. #define SDRAM_MEMODE_DIC_MASK 0x00000002
  683. #define SDRAM_MEMODE_DIC_NORMAL 0x00000000
  684. #define SDRAM_MEMODE_DIC_WEAK 0x00000002
  685. #define SDRAM_MEMODE_DLL_MASK 0x00000001
  686. #define SDRAM_MEMODE_DLL_DISABLE 0x00000001
  687. #define SDRAM_MEMODE_DLL_ENABLE 0x00000000
  688. #define SDRAM_MEMODE_RTT_MASK 0x00000044
  689. #define SDRAM_MEMODE_RTT_DISABLED 0x00000000
  690. #define SDRAM_MEMODE_RTT_75OHM 0x00000004
  691. #define SDRAM_MEMODE_RTT_150OHM 0x00000040
  692. #define SDRAM_MEMODE_DQS_MASK 0x00000400
  693. #define SDRAM_MEMODE_DQS_DISABLE 0x00000400
  694. #define SDRAM_MEMODE_DQS_ENABLE 0x00000000
  695. /*-----------------------------------------------------------------------------+
  696. | SDRAM Clock Timing Register
  697. +-----------------------------------------------------------------------------*/
  698. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  699. #define SDRAM_CLKTR_CLKP_0_DEG 0x00000000
  700. #define SDRAM_CLKTR_CLKP_180_DEG_ADV 0x80000000
  701. /*-----------------------------------------------------------------------------+
  702. | SDRAM Write Timing Register
  703. +-----------------------------------------------------------------------------*/
  704. #define SDRAM_WRDTR_LLWP_MASK 0x10000000
  705. #define SDRAM_WRDTR_LLWP_DIS 0x10000000
  706. #define SDRAM_WRDTR_LLWP_1_CYC 0x00000000
  707. #define SDRAM_WRDTR_WTR_MASK 0x0E000000
  708. #define SDRAM_WRDTR_WTR_0_DEG 0x06000000
  709. #define SDRAM_WRDTR_WTR_90_DEG_ADV 0x04000000
  710. #define SDRAM_WRDTR_WTR_180_DEG_ADV 0x02000000
  711. #define SDRAM_WRDTR_WTR_270_DEG_ADV 0x00000000
  712. /*-----------------------------------------------------------------------------+
  713. | SDRAM SDTR1 Options
  714. +-----------------------------------------------------------------------------*/
  715. #define SDRAM_SDTR1_LDOF_MASK 0x80000000
  716. #define SDRAM_SDTR1_LDOF_1_CLK 0x00000000
  717. #define SDRAM_SDTR1_LDOF_2_CLK 0x80000000
  718. #define SDRAM_SDTR1_RTW_MASK 0x00F00000
  719. #define SDRAM_SDTR1_RTW_2_CLK 0x00200000
  720. #define SDRAM_SDTR1_RTW_3_CLK 0x00300000
  721. #define SDRAM_SDTR1_WTWO_MASK 0x000F0000
  722. #define SDRAM_SDTR1_WTWO_0_CLK 0x00000000
  723. #define SDRAM_SDTR1_WTWO_1_CLK 0x00010000
  724. #define SDRAM_SDTR1_RTRO_MASK 0x0000F000
  725. #define SDRAM_SDTR1_RTRO_1_CLK 0x00001000
  726. #define SDRAM_SDTR1_RTRO_2_CLK 0x00002000
  727. /*-----------------------------------------------------------------------------+
  728. | SDRAM SDTR2 Options
  729. +-----------------------------------------------------------------------------*/
  730. #define SDRAM_SDTR2_RCD_MASK 0xF0000000
  731. #define SDRAM_SDTR2_RCD_1_CLK 0x10000000
  732. #define SDRAM_SDTR2_RCD_2_CLK 0x20000000
  733. #define SDRAM_SDTR2_RCD_3_CLK 0x30000000
  734. #define SDRAM_SDTR2_RCD_4_CLK 0x40000000
  735. #define SDRAM_SDTR2_RCD_5_CLK 0x50000000
  736. #define SDRAM_SDTR2_WTR_MASK 0x0F000000
  737. #define SDRAM_SDTR2_WTR_1_CLK 0x01000000
  738. #define SDRAM_SDTR2_WTR_2_CLK 0x02000000
  739. #define SDRAM_SDTR2_WTR_3_CLK 0x03000000
  740. #define SDRAM_SDTR2_WTR_4_CLK 0x04000000
  741. #define SDRAM_SDTR3_WTR_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
  742. #define SDRAM_SDTR2_XSNR_MASK 0x00FF0000
  743. #define SDRAM_SDTR2_XSNR_8_CLK 0x00080000
  744. #define SDRAM_SDTR2_XSNR_16_CLK 0x00100000
  745. #define SDRAM_SDTR2_XSNR_32_CLK 0x00200000
  746. #define SDRAM_SDTR2_XSNR_64_CLK 0x00400000
  747. #define SDRAM_SDTR2_WPC_MASK 0x0000F000
  748. #define SDRAM_SDTR2_WPC_2_CLK 0x00002000
  749. #define SDRAM_SDTR2_WPC_3_CLK 0x00003000
  750. #define SDRAM_SDTR2_WPC_4_CLK 0x00004000
  751. #define SDRAM_SDTR2_WPC_5_CLK 0x00005000
  752. #define SDRAM_SDTR2_WPC_6_CLK 0x00006000
  753. #define SDRAM_SDTR3_WPC_ENCODE(n) ((((unsigned long)(n))&0xF)<<12)
  754. #define SDRAM_SDTR2_RPC_MASK 0x00000F00
  755. #define SDRAM_SDTR2_RPC_2_CLK 0x00000200
  756. #define SDRAM_SDTR2_RPC_3_CLK 0x00000300
  757. #define SDRAM_SDTR2_RPC_4_CLK 0x00000400
  758. #define SDRAM_SDTR2_RP_MASK 0x000000F0
  759. #define SDRAM_SDTR2_RP_3_CLK 0x00000030
  760. #define SDRAM_SDTR2_RP_4_CLK 0x00000040
  761. #define SDRAM_SDTR2_RP_5_CLK 0x00000050
  762. #define SDRAM_SDTR2_RP_6_CLK 0x00000060
  763. #define SDRAM_SDTR2_RP_7_CLK 0x00000070
  764. #define SDRAM_SDTR2_RRD_MASK 0x0000000F
  765. #define SDRAM_SDTR2_RRD_2_CLK 0x00000002
  766. #define SDRAM_SDTR2_RRD_3_CLK 0x00000003
  767. /*-----------------------------------------------------------------------------+
  768. | SDRAM SDTR3 Options
  769. +-----------------------------------------------------------------------------*/
  770. #define SDRAM_SDTR3_RAS_MASK 0x1F000000
  771. #define SDRAM_SDTR3_RAS_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  772. #define SDRAM_SDTR3_RC_MASK 0x001F0000
  773. #define SDRAM_SDTR3_RC_ENCODE(n) ((((unsigned long)(n))&0x1F)<<16)
  774. #define SDRAM_SDTR3_XCS_MASK 0x00001F00
  775. #define SDRAM_SDTR3_XCS 0x00000D00
  776. #define SDRAM_SDTR3_RFC_MASK 0x0000003F
  777. #define SDRAM_SDTR3_RFC_ENCODE(n) ((((unsigned long)(n))&0x3F)<<0)
  778. /*-----------------------------------------------------------------------------+
  779. | Memory Bank 0-1 configuration
  780. +-----------------------------------------------------------------------------*/
  781. #define SDRAM_BXCF_M_AM_MASK 0x00000F00 /* Addressing mode */
  782. #define SDRAM_BXCF_M_AM_0 0x00000000 /* Mode 0 */
  783. #define SDRAM_BXCF_M_AM_1 0x00000100 /* Mode 1 */
  784. #define SDRAM_BXCF_M_AM_2 0x00000200 /* Mode 2 */
  785. #define SDRAM_BXCF_M_AM_3 0x00000300 /* Mode 3 */
  786. #define SDRAM_BXCF_M_AM_4 0x00000400 /* Mode 4 */
  787. #define SDRAM_BXCF_M_AM_5 0x00000500 /* Mode 5 */
  788. #define SDRAM_BXCF_M_AM_6 0x00000600 /* Mode 6 */
  789. #define SDRAM_BXCF_M_AM_7 0x00000700 /* Mode 7 */
  790. #define SDRAM_BXCF_M_AM_8 0x00000800 /* Mode 8 */
  791. #define SDRAM_BXCF_M_AM_9 0x00000900 /* Mode 9 */
  792. #define SDRAM_BXCF_M_BE_MASK 0x00000001 /* Memory Bank Enable */
  793. #define SDRAM_BXCF_M_BE_DISABLE 0x00000000 /* Memory Bank Enable */
  794. #define SDRAM_BXCF_M_BE_ENABLE 0x00000001 /* Memory Bank Enable */
  795. #endif /* CONFIG_440SPE */
  796. /*-----------------------------------------------------------------------------
  797. | External Bus Controller
  798. +----------------------------------------------------------------------------*/
  799. #define EBC_DCR_BASE 0x12
  800. #define ebccfga (EBC_DCR_BASE+0x0) /* External bus controller addr reg */
  801. #define ebccfgd (EBC_DCR_BASE+0x1) /* External bus controller data reg */
  802. /* values for ebccfga register - indirect addressing of these regs */
  803. #define pb0cr 0x00 /* periph bank 0 config reg */
  804. #define pb1cr 0x01 /* periph bank 1 config reg */
  805. #define pb2cr 0x02 /* periph bank 2 config reg */
  806. #define pb3cr 0x03 /* periph bank 3 config reg */
  807. #define pb4cr 0x04 /* periph bank 4 config reg */
  808. #define pb5cr 0x05 /* periph bank 5 config reg */
  809. #define pb6cr 0x06 /* periph bank 6 config reg */
  810. #define pb7cr 0x07 /* periph bank 7 config reg */
  811. #define pb0ap 0x10 /* periph bank 0 access parameters */
  812. #define pb1ap 0x11 /* periph bank 1 access parameters */
  813. #define pb2ap 0x12 /* periph bank 2 access parameters */
  814. #define pb3ap 0x13 /* periph bank 3 access parameters */
  815. #define pb4ap 0x14 /* periph bank 4 access parameters */
  816. #define pb5ap 0x15 /* periph bank 5 access parameters */
  817. #define pb6ap 0x16 /* periph bank 6 access parameters */
  818. #define pb7ap 0x17 /* periph bank 7 access parameters */
  819. #define pbear 0x20 /* periph bus error addr reg */
  820. #define pbesr 0x21 /* periph bus error status reg */
  821. #define xbcfg 0x23 /* external bus configuration reg */
  822. #define EBC0_CFG 0x23 /* external bus configuration reg */
  823. #define xbcid 0x24 /* external bus core id reg */
  824. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  825. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  826. /* PLB4 to PLB3 Bridge OUT */
  827. #define P4P3_DCR_BASE 0x020
  828. #define p4p3_esr0_read (P4P3_DCR_BASE+0x0)
  829. #define p4p3_esr0_write (P4P3_DCR_BASE+0x1)
  830. #define p4p3_eadr (P4P3_DCR_BASE+0x2)
  831. #define p4p3_euadr (P4P3_DCR_BASE+0x3)
  832. #define p4p3_esr1_read (P4P3_DCR_BASE+0x4)
  833. #define p4p3_esr1_write (P4P3_DCR_BASE+0x5)
  834. #define p4p3_confg (P4P3_DCR_BASE+0x6)
  835. #define p4p3_pic (P4P3_DCR_BASE+0x7)
  836. #define p4p3_peir (P4P3_DCR_BASE+0x8)
  837. #define p4p3_rev (P4P3_DCR_BASE+0xA)
  838. /* PLB3 to PLB4 Bridge IN */
  839. #define P3P4_DCR_BASE 0x030
  840. #define p3p4_esr0_read (P3P4_DCR_BASE+0x0)
  841. #define p3p4_esr0_write (P3P4_DCR_BASE+0x1)
  842. #define p3p4_eadr (P3P4_DCR_BASE+0x2)
  843. #define p3p4_euadr (P3P4_DCR_BASE+0x3)
  844. #define p3p4_esr1_read (P3P4_DCR_BASE+0x4)
  845. #define p3p4_esr1_write (P3P4_DCR_BASE+0x5)
  846. #define p3p4_confg (P3P4_DCR_BASE+0x6)
  847. #define p3p4_pic (P3P4_DCR_BASE+0x7)
  848. #define p3p4_peir (P3P4_DCR_BASE+0x8)
  849. #define p3p4_rev (P3P4_DCR_BASE+0xA)
  850. /* PLB3 Arbiter */
  851. #define PLB3_DCR_BASE 0x070
  852. #define plb3_revid (PLB3_DCR_BASE+0x2)
  853. #define plb3_besr (PLB3_DCR_BASE+0x3)
  854. #define plb3_bear (PLB3_DCR_BASE+0x6)
  855. #define plb3_acr (PLB3_DCR_BASE+0x7)
  856. /* PLB4 Arbiter - PowerPC440EP Pass1 */
  857. #define PLB4_DCR_BASE 0x080
  858. #define plb4_acr (PLB4_DCR_BASE+0x1)
  859. #define plb4_revid (PLB4_DCR_BASE+0x2)
  860. #define plb4_besr (PLB4_DCR_BASE+0x4)
  861. #define plb4_bearl (PLB4_DCR_BASE+0x6)
  862. #define plb4_bearh (PLB4_DCR_BASE+0x7)
  863. #define PLB4_ACR_WRP (0x80000000 >> 7)
  864. /* Nebula PLB4 Arbiter - PowerPC440EP */
  865. #define PLB_ARBITER_BASE 0x80
  866. #define plb0_revid (PLB_ARBITER_BASE+ 0x00)
  867. #define plb0_acr (PLB_ARBITER_BASE+ 0x01)
  868. #define plb0_acr_ppm_mask 0xF0000000
  869. #define plb0_acr_ppm_fixed 0x00000000
  870. #define plb0_acr_ppm_fair 0xD0000000
  871. #define plb0_acr_hbu_mask 0x08000000
  872. #define plb0_acr_hbu_disabled 0x00000000
  873. #define plb0_acr_hbu_enabled 0x08000000
  874. #define plb0_acr_rdp_mask 0x06000000
  875. #define plb0_acr_rdp_disabled 0x00000000
  876. #define plb0_acr_rdp_2deep 0x02000000
  877. #define plb0_acr_rdp_3deep 0x04000000
  878. #define plb0_acr_rdp_4deep 0x06000000
  879. #define plb0_acr_wrp_mask 0x01000000
  880. #define plb0_acr_wrp_disabled 0x00000000
  881. #define plb0_acr_wrp_2deep 0x01000000
  882. #define plb0_besrl (PLB_ARBITER_BASE+ 0x02)
  883. #define plb0_besrh (PLB_ARBITER_BASE+ 0x03)
  884. #define plb0_bearl (PLB_ARBITER_BASE+ 0x04)
  885. #define plb0_bearh (PLB_ARBITER_BASE+ 0x05)
  886. #define plb0_ccr (PLB_ARBITER_BASE+ 0x08)
  887. #define plb1_acr (PLB_ARBITER_BASE+ 0x09)
  888. #define plb1_acr_ppm_mask 0xF0000000
  889. #define plb1_acr_ppm_fixed 0x00000000
  890. #define plb1_acr_ppm_fair 0xD0000000
  891. #define plb1_acr_hbu_mask 0x08000000
  892. #define plb1_acr_hbu_disabled 0x00000000
  893. #define plb1_acr_hbu_enabled 0x08000000
  894. #define plb1_acr_rdp_mask 0x06000000
  895. #define plb1_acr_rdp_disabled 0x00000000
  896. #define plb1_acr_rdp_2deep 0x02000000
  897. #define plb1_acr_rdp_3deep 0x04000000
  898. #define plb1_acr_rdp_4deep 0x06000000
  899. #define plb1_acr_wrp_mask 0x01000000
  900. #define plb1_acr_wrp_disabled 0x00000000
  901. #define plb1_acr_wrp_2deep 0x01000000
  902. #define plb1_besrl (PLB_ARBITER_BASE+ 0x0A)
  903. #define plb1_besrh (PLB_ARBITER_BASE+ 0x0B)
  904. #define plb1_bearl (PLB_ARBITER_BASE+ 0x0C)
  905. #define plb1_bearh (PLB_ARBITER_BASE+ 0x0D)
  906. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  907. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  908. /* Pin Function Control Register 1 */
  909. #define SDR0_PFC1 0x4101
  910. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  911. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  912. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  913. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  914. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  915. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  916. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  917. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  918. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  919. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  920. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  921. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  922. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  923. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  924. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  925. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  926. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  927. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  928. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  929. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  930. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  931. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  932. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  933. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  934. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  935. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  936. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  937. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  938. /* USB Control Register */
  939. #define SDR0_USB0 0x0320
  940. #define SDR0_USB0_USB_DEVSEL_MASK 0x00000002 /* USB Device Selection */
  941. #define SDR0_USB0_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  942. #define SDR0_USB0_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  943. #define SDR0_USB0_LEEN_MASK 0x00000001 /* Little Endian selection */
  944. #define SDR0_USB0_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  945. #define SDR0_USB0_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  946. /* Miscealleneaous Function Reg. */
  947. #define SDR0_MFR 0x4300
  948. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  949. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  950. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  951. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  952. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  953. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  954. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  955. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  956. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  957. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  958. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  959. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  960. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  961. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  962. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  963. #define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
  964. #define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  965. #define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
  966. #define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
  967. #define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
  968. #endif /* defined(CONFIG_440EP) || defined(CONFIG_440GR) */
  969. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  970. #define SDR_USB2D0CR 0x0320
  971. #define SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK 0x00000004 /* USB 2.0 Device/EBC Master Selection */
  972. #define SDR0_USB2D0CR_USB2DEV_SELECTION 0x00000004 /* USB 2.0 Device Selection */
  973. #define SDR0_USB2D0CR_EBC_SELECTION 0x00000000 /* EBC Selection */
  974. #define SDR0_USB2D0CR_USB_DEV_INT_SEL_MASK 0x00000002 /* USB Device Interface Selection */
  975. #define SDR0_USB2D0CR_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
  976. #define SDR0_USB2D0CR_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
  977. #define SDR0_USB2D0CR_LEEN_MASK 0x00000001 /* Little Endian selection */
  978. #define SDR0_USB2D0CR_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
  979. #define SDR0_USB2D0CR_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
  980. /* USB2 Host Control Register */
  981. #define SDR0_USB2H0CR 0x0340
  982. #define SDR0_USB2H0CR_WDINT_MASK 0x00000001 /* Host UTMI Word Interface */
  983. #define SDR0_USB2H0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit/60MHz */
  984. #define SDR0_USB2H0CR_WDINT_16BIT_30MHZ 0x00000001 /* 16-bit/30MHz */
  985. #define SDR0_USB2H0CR_EFLADJ_MASK 0x0000007e /* EHCI Frame Length Adjustment */
  986. /* Pin Function Control Register 1 */
  987. #define SDR0_PFC1 0x4101
  988. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  989. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  990. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  991. #define SDR0_PFC1_SELECT_MASK 0x01C00000 /* Ethernet Pin Select EMAC 0 */
  992. #define SDR0_PFC1_SELECT_CONFIG_1_1 0x00C00000 /* 1xMII using RGMII bridge */
  993. #define SDR0_PFC1_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
  994. #define SDR0_PFC1_SELECT_CONFIG_2 0x00C00000 /* 1xGMII using RGMII bridge */
  995. #define SDR0_PFC1_SELECT_CONFIG_3 0x01000000 /* 1xTBI using RGMII bridge */
  996. #define SDR0_PFC1_SELECT_CONFIG_4 0x01400000 /* 2xRGMII using RGMII bridge */
  997. #define SDR0_PFC1_SELECT_CONFIG_5 0x01800000 /* 2xRTBI using RGMII bridge */
  998. #define SDR0_PFC1_SELECT_CONFIG_6 0x00800000 /* 2xSMII using ZMII bridge */
  999. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  1000. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  1001. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  1002. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  1003. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  1004. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  1005. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  1006. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  1007. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  1008. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  1009. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  1010. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  1011. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  1012. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  1013. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  1014. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  1015. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  1016. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  1017. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  1018. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  1019. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  1020. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  1021. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  1022. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  1023. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  1024. /* Ethernet PLL Configuration Register */
  1025. #define SDR0_PFC2 0x4102
  1026. #define SDR0_PFC2_TUNE_MASK 0x01FF8000 /* Loop stability tuning bits */
  1027. #define SDR0_PFC2_MULTI_MASK 0x00007C00 /* Frequency multiplication selector */
  1028. #define SDR0_PFC2_RANGEB_MASK 0x00000380 /* PLLOUTB/C frequency selector */
  1029. #define SDR0_PFC2_RANGEA_MASK 0x00000071 /* PLLOUTA frequency selector */
  1030. #define SDR0_PFC2_SELECT_MASK 0xE0000000 /* Ethernet Pin select EMAC1 */
  1031. #define SDR0_PFC2_SELECT_CONFIG_1_1 0x60000000 /* 1xMII using RGMII bridge */
  1032. #define SDR0_PFC2_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
  1033. #define SDR0_PFC2_SELECT_CONFIG_2 0x60000000 /* 1xGMII using RGMII bridge */
  1034. #define SDR0_PFC2_SELECT_CONFIG_3 0x80000000 /* 1xTBI using RGMII bridge */
  1035. #define SDR0_PFC2_SELECT_CONFIG_4 0xA0000000 /* 2xRGMII using RGMII bridge */
  1036. #define SDR0_PFC2_SELECT_CONFIG_5 0xC0000000 /* 2xRTBI using RGMII bridge */
  1037. #define SDR0_PFC2_SELECT_CONFIG_6 0x40000000 /* 2xSMII using ZMII bridge */
  1038. #define SDR0_PFC4 0x4104
  1039. /* USB2PHY0 Control Register */
  1040. #define SDR0_USB2PHY0CR 0x4103
  1041. #define SDR0_USB2PHY0CR_UTMICN_MASK 0x00100000 /* PHY UTMI interface connection */
  1042. #define SDR0_USB2PHY0CR_UTMICN_DEV 0x00000000 /* Device support */
  1043. #define SDR0_USB2PHY0CR_UTMICN_HOST 0x00100000 /* Host support */
  1044. #define SDR0_USB2PHY0CR_DWNSTR_MASK 0x00400000 /* Select downstream port mode */
  1045. #define SDR0_USB2PHY0CR_DWNSTR_DEV 0x00000000 /* Device */
  1046. #define SDR0_USB2PHY0CR_DWNSTR_HOST 0x00400000 /* Host */
  1047. #define SDR0_USB2PHY0CR_DVBUS_MASK 0x00800000 /* VBus detect (Device mode only) */
  1048. #define SDR0_USB2PHY0CR_DVBUS_PURDIS 0x00000000 /* Pull-up resistance on D+ is disabled */
  1049. #define SDR0_USB2PHY0CR_DVBUS_PUREN 0x00800000 /* Pull-up resistance on D+ is enabled */
  1050. #define SDR0_USB2PHY0CR_WDINT_MASK 0x01000000 /* PHY UTMI data width and clock select */
  1051. #define SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit data/60MHz */
  1052. #define SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ 0x01000000 /* 16-bit data/30MHz */
  1053. #define SDR0_USB2PHY0CR_LOOPEN_MASK 0x02000000 /* Loop back test enable */
  1054. #define SDR0_USB2PHY0CR_LOOP_ENABLE 0x00000000 /* Loop back disabled */
  1055. #define SDR0_USB2PHY0CR_LOOP_DISABLE 0x02000000 /* Loop back enabled (only test purposes) */
  1056. #define SDR0_USB2PHY0CR_XOON_MASK 0x04000000 /* Force XO block on during a suspend */
  1057. #define SDR0_USB2PHY0CR_XO_ON 0x00000000 /* PHY XO block is powered-on */
  1058. #define SDR0_USB2PHY0CR_XO_OFF 0x04000000 /* PHY XO block is powered-off when all ports are suspended */
  1059. #define SDR0_USB2PHY0CR_PWRSAV_MASK 0x08000000 /* Select PHY power-save mode */
  1060. #define SDR0_USB2PHY0CR_PWRSAV_OFF 0x00000000 /* Non-power-save mode */
  1061. #define SDR0_USB2PHY0CR_PWRSAV_ON 0x08000000 /* Power-save mode. Valid only for full-speed operation */
  1062. #define SDR0_USB2PHY0CR_XOREF_MASK 0x10000000 /* Select reference clock source */
  1063. #define SDR0_USB2PHY0CR_XOREF_INTERNAL 0x00000000 /* PHY PLL uses chip internal 48M clock as a reference */
  1064. #define SDR0_USB2PHY0CR_XOREF_XO 0x10000000 /* PHY PLL uses internal XO block output as a reference */
  1065. #define SDR0_USB2PHY0CR_XOCLK_MASK 0x20000000 /* Select clock for XO block */
  1066. #define SDR0_USB2PHY0CR_XOCLK_EXTERNAL 0x00000000 /* PHY macro used an external clock */
  1067. #define SDR0_USB2PHY0CR_XOCLK_CRYSTAL 0x20000000 /* PHY macro uses the clock from a crystal */
  1068. #define SDR0_USB2PHY0CR_CLKSEL_MASK 0xc0000000 /* Select ref clk freq */
  1069. #define SDR0_USB2PHY0CR_CLKSEL_12MHZ 0x00000000 /* Select ref clk freq = 12 MHz*/
  1070. #define SDR0_USB2PHY0CR_CLKSEL_48MHZ 0x40000000 /* Select ref clk freq = 48 MHz*/
  1071. #define SDR0_USB2PHY0CR_CLKSEL_24MHZ 0x80000000 /* Select ref clk freq = 24 MHz*/
  1072. /* Miscealleneaous Function Reg. */
  1073. #define SDR0_MFR 0x4300
  1074. #define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
  1075. #define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
  1076. #define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
  1077. #define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
  1078. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  1079. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  1080. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  1081. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  1082. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  1083. #define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  1084. #define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
  1085. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  1086. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  1087. #define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
  1088. #define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  1089. #define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
  1090. #define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
  1091. #define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
  1092. #endif /* defined(CONFIG_440EPX) || defined(CONFIG_440GRX) */
  1093. /* CUST0 Customer Configuration Register0 */
  1094. #define SDR0_CUST0 0x4000
  1095. #define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
  1096. #define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
  1097. #define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
  1098. #define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
  1099. #define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
  1100. #define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
  1101. #define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
  1102. #define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
  1103. #define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
  1104. #define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
  1105. #define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
  1106. #define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
  1107. #define SDR0_CUST0_NDFC_BP_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  1108. #define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
  1109. #define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((unsigned long)(n))&0x3)<<22)
  1110. #define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  1111. #define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
  1112. #define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
  1113. #define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
  1114. #define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
  1115. #define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
  1116. #define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
  1117. #define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
  1118. #define SDR0_CUST0_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFF)<<4)
  1119. #define SDR0_CUST0_NDRSC_DECODE(n) ((((unsigned long)(n))>>4)&0xFFF)
  1120. #define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
  1121. #define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
  1122. #define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /* All Chip Select Gating Enable */
  1123. #define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
  1124. #define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
  1125. #define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
  1126. #define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
  1127. /* CUST1 Customer Configuration Register1 */
  1128. #define SDR0_CUST1 0x4002
  1129. #define SDR0_CUST1_NDRSC_MASK 0xFFFF0000 /* NDRSC Device Read Count */
  1130. #define SDR0_CUST1_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<16)
  1131. #define SDR0_CUST1_NDRSC_DECODE(n) ((((unsigned long)(n))>>16)&0xFFFF)
  1132. /* Pin Function Control Register 0 */
  1133. #define SDR0_PFC0 0x4100
  1134. #define SDR0_PFC0_CPU_TR_EN_MASK 0x00000100 /* CPU Trace Enable Mask */
  1135. #define SDR0_PFC0_CPU_TRACE_EN 0x00000100 /* CPU Trace Enable */
  1136. #define SDR0_PFC0_CPU_TRACE_DIS 0x00000100 /* CPU Trace Disable */
  1137. #define SDR0_PFC0_CTE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  1138. #define SDR0_PFC0_CTE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  1139. /* Pin Function Control Register 1 */
  1140. #define SDR0_PFC1 0x4101
  1141. #define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
  1142. #define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
  1143. #define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
  1144. #define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
  1145. #define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
  1146. #define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
  1147. #define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
  1148. #define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
  1149. #define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
  1150. #define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
  1151. #define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
  1152. #define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
  1153. #define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req Selection */
  1154. #define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
  1155. #define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
  1156. #define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5) Selection */
  1157. #define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
  1158. #define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
  1159. #define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27) Selection */
  1160. #define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
  1161. #define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
  1162. #define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject Selection */
  1163. #define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject Disable */
  1164. #define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject Enable */
  1165. #define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En. Selection */
  1166. #define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor Enable */
  1167. #define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor Enable */
  1168. #define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation Gated In */
  1169. /*-----------------------------------------------------------------------------
  1170. | Internal SRAM
  1171. +----------------------------------------------------------------------------*/
  1172. #define ISRAM0_DCR_BASE 0x380
  1173. #define isram0_sb0cr (ISRAM0_DCR_BASE+0x00) /* SRAM bank config 0*/
  1174. #define isram0_bear (ISRAM0_DCR_BASE+0x04) /* SRAM bus error addr reg */
  1175. #define isram0_besr0 (ISRAM0_DCR_BASE+0x05) /* SRAM bus error status reg 0 */
  1176. #define isram0_besr1 (ISRAM0_DCR_BASE+0x06) /* SRAM bus error status reg 1 */
  1177. #define isram0_pmeg (ISRAM0_DCR_BASE+0x07) /* SRAM power management */
  1178. #define isram0_cid (ISRAM0_DCR_BASE+0x08) /* SRAM bus core id reg */
  1179. #define isram0_revid (ISRAM0_DCR_BASE+0x09) /* SRAM bus revision id reg */
  1180. #define isram0_dpc (ISRAM0_DCR_BASE+0x0a) /* SRAM data parity check reg */
  1181. #else
  1182. /*-----------------------------------------------------------------------------
  1183. | Internal SRAM
  1184. +----------------------------------------------------------------------------*/
  1185. #define ISRAM0_DCR_BASE 0x020
  1186. #define isram0_sb0cr (ISRAM0_DCR_BASE+0x00) /* SRAM bank config 0*/
  1187. #define isram0_sb1cr (ISRAM0_DCR_BASE+0x01) /* SRAM bank config 1*/
  1188. #define isram0_sb2cr (ISRAM0_DCR_BASE+0x02) /* SRAM bank config 2*/
  1189. #define isram0_sb3cr (ISRAM0_DCR_BASE+0x03) /* SRAM bank config 3*/
  1190. #define isram0_bear (ISRAM0_DCR_BASE+0x04) /* SRAM bus error addr reg */
  1191. #define isram0_besr0 (ISRAM0_DCR_BASE+0x05) /* SRAM bus error status reg 0 */
  1192. #define isram0_besr1 (ISRAM0_DCR_BASE+0x06) /* SRAM bus error status reg 1 */
  1193. #define isram0_pmeg (ISRAM0_DCR_BASE+0x07) /* SRAM power management */
  1194. #define isram0_cid (ISRAM0_DCR_BASE+0x08) /* SRAM bus core id reg */
  1195. #define isram0_revid (ISRAM0_DCR_BASE+0x09) /* SRAM bus revision id reg */
  1196. #define isram0_dpc (ISRAM0_DCR_BASE+0x0a) /* SRAM data parity check reg */
  1197. /*-----------------------------------------------------------------------------
  1198. | L2 Cache
  1199. +----------------------------------------------------------------------------*/
  1200. #if defined (CONFIG_440GX) || defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1201. #define L2_CACHE_BASE 0x030
  1202. #define l2_cache_cfg (L2_CACHE_BASE+0x00) /* L2 Cache Config */
  1203. #define l2_cache_cmd (L2_CACHE_BASE+0x01) /* L2 Cache Command */
  1204. #define l2_cache_addr (L2_CACHE_BASE+0x02) /* L2 Cache Address */
  1205. #define l2_cache_data (L2_CACHE_BASE+0x03) /* L2 Cache Data */
  1206. #define l2_cache_stat (L2_CACHE_BASE+0x04) /* L2 Cache Status */
  1207. #define l2_cache_cver (L2_CACHE_BASE+0x05) /* L2 Cache Revision ID */
  1208. #define l2_cache_snp0 (L2_CACHE_BASE+0x06) /* L2 Cache Snoop reg 0 */
  1209. #define l2_cache_snp1 (L2_CACHE_BASE+0x07) /* L2 Cache Snoop reg 1 */
  1210. #endif /* CONFIG_440GX */
  1211. #endif /* !CONFIG_440EP !CONFIG_440GR*/
  1212. /*-----------------------------------------------------------------------------
  1213. | On-Chip Buses
  1214. +----------------------------------------------------------------------------*/
  1215. /* TODO: as needed */
  1216. /*-----------------------------------------------------------------------------
  1217. | Clocking, Power Management and Chip Control
  1218. +----------------------------------------------------------------------------*/
  1219. #define CNTRL_DCR_BASE 0x0b0
  1220. #if defined(CONFIG_440GX) || defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1221. #define cpc0_er (CNTRL_DCR_BASE+0x00) /* CPM enable register */
  1222. #define cpc0_fr (CNTRL_DCR_BASE+0x01) /* CPM force register */
  1223. #define cpc0_sr (CNTRL_DCR_BASE+0x02) /* CPM status register */
  1224. #else
  1225. #define cpc0_sr (CNTRL_DCR_BASE+0x00) /* CPM status register */
  1226. #define cpc0_er (CNTRL_DCR_BASE+0x01) /* CPM enable register */
  1227. #define cpc0_fr (CNTRL_DCR_BASE+0x02) /* CPM force register */
  1228. #endif
  1229. #define cpc0_sys0 (CNTRL_DCR_BASE+0x30) /* System configuration reg 0 */
  1230. #define cpc0_sys1 (CNTRL_DCR_BASE+0x31) /* System configuration reg 1 */
  1231. #define cpc0_cust0 (CNTRL_DCR_BASE+0x32) /* Customer configuration reg 0 */
  1232. #define cpc0_cust1 (CNTRL_DCR_BASE+0x33) /* Customer configuration reg 1 */
  1233. #define cpc0_strp0 (CNTRL_DCR_BASE+0x34) /* Power-on config reg 0 (RO) */
  1234. #define cpc0_strp1 (CNTRL_DCR_BASE+0x35) /* Power-on config reg 1 (RO) */
  1235. #define cpc0_strp2 (CNTRL_DCR_BASE+0x36) /* Power-on config reg 2 (RO) */
  1236. #define cpc0_strp3 (CNTRL_DCR_BASE+0x37) /* Power-on config reg 3 (RO) */
  1237. #define cpc0_gpio (CNTRL_DCR_BASE+0x38) /* GPIO config reg (440GP) */
  1238. #define cntrl0 (CNTRL_DCR_BASE+0x3b) /* Control 0 register */
  1239. #define cntrl1 (CNTRL_DCR_BASE+0x3a) /* Control 1 register */
  1240. /*-----------------------------------------------------------------------------
  1241. | Universal interrupt controller
  1242. +----------------------------------------------------------------------------*/
  1243. #define UIC0_DCR_BASE 0xc0
  1244. #define uic0sr (UIC0_DCR_BASE+0x0) /* UIC0 status */
  1245. #define uic0er (UIC0_DCR_BASE+0x2) /* UIC0 enable */
  1246. #define uic0cr (UIC0_DCR_BASE+0x3) /* UIC0 critical */
  1247. #define uic0pr (UIC0_DCR_BASE+0x4) /* UIC0 polarity */
  1248. #define uic0tr (UIC0_DCR_BASE+0x5) /* UIC0 triggering */
  1249. #define uic0msr (UIC0_DCR_BASE+0x6) /* UIC0 masked status */
  1250. #define uic0vr (UIC0_DCR_BASE+0x7) /* UIC0 vector */
  1251. #define uic0vcr (UIC0_DCR_BASE+0x8) /* UIC0 vector configuration */
  1252. #define UIC1_DCR_BASE 0xd0
  1253. #define uic1sr (UIC1_DCR_BASE+0x0) /* UIC1 status */
  1254. #define uic1er (UIC1_DCR_BASE+0x2) /* UIC1 enable */
  1255. #define uic1cr (UIC1_DCR_BASE+0x3) /* UIC1 critical */
  1256. #define uic1pr (UIC1_DCR_BASE+0x4) /* UIC1 polarity */
  1257. #define uic1tr (UIC1_DCR_BASE+0x5) /* UIC1 triggering */
  1258. #define uic1msr (UIC1_DCR_BASE+0x6) /* UIC1 masked status */
  1259. #define uic1vr (UIC1_DCR_BASE+0x7) /* UIC1 vector */
  1260. #define uic1vcr (UIC1_DCR_BASE+0x8) /* UIC1 vector configuration */
  1261. #if defined(CONFIG_440SPE) || defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1262. #define UIC2_DCR_BASE 0xe0
  1263. #define uic2sr (UIC2_DCR_BASE+0x0) /* UIC2 status-Read Clear */
  1264. #define uic2srs (UIC2_DCR_BASE+0x1) /* UIC2 status-Read Set */
  1265. #define uic2er (UIC2_DCR_BASE+0x2) /* UIC2 enable */
  1266. #define uic2cr (UIC2_DCR_BASE+0x3) /* UIC2 critical */
  1267. #define uic2pr (UIC2_DCR_BASE+0x4) /* UIC2 polarity */
  1268. #define uic2tr (UIC2_DCR_BASE+0x5) /* UIC2 triggering */
  1269. #define uic2msr (UIC2_DCR_BASE+0x6) /* UIC2 masked status */
  1270. #define uic2vr (UIC2_DCR_BASE+0x7) /* UIC2 vector */
  1271. #define uic2vcr (UIC2_DCR_BASE+0x8) /* UIC2 vector configuration */
  1272. #define UIC3_DCR_BASE 0xf0
  1273. #define uic3sr (UIC3_DCR_BASE+0x0) /* UIC3 status-Read Clear */
  1274. #define uic3srs (UIC3_DCR_BASE+0x1) /* UIC3 status-Read Set */
  1275. #define uic3er (UIC3_DCR_BASE+0x2) /* UIC3 enable */
  1276. #define uic3cr (UIC3_DCR_BASE+0x3) /* UIC3 critical */
  1277. #define uic3pr (UIC3_DCR_BASE+0x4) /* UIC3 polarity */
  1278. #define uic3tr (UIC3_DCR_BASE+0x5) /* UIC3 triggering */
  1279. #define uic3msr (UIC3_DCR_BASE+0x6) /* UIC3 masked status */
  1280. #define uic3vr (UIC3_DCR_BASE+0x7) /* UIC3 vector */
  1281. #define uic3vcr (UIC3_DCR_BASE+0x8) /* UIC3 vector configuration */
  1282. #endif /* CONFIG_440SPE */
  1283. #if defined(CONFIG_440GX)
  1284. #define UIC2_DCR_BASE 0x210
  1285. #define uic2sr (UIC2_DCR_BASE+0x0) /* UIC2 status */
  1286. #define uic2er (UIC2_DCR_BASE+0x2) /* UIC2 enable */
  1287. #define uic2cr (UIC2_DCR_BASE+0x3) /* UIC2 critical */
  1288. #define uic2pr (UIC2_DCR_BASE+0x4) /* UIC2 polarity */
  1289. #define uic2tr (UIC2_DCR_BASE+0x5) /* UIC2 triggering */
  1290. #define uic2msr (UIC2_DCR_BASE+0x6) /* UIC2 masked status */
  1291. #define uic2vr (UIC2_DCR_BASE+0x7) /* UIC2 vector */
  1292. #define uic2vcr (UIC2_DCR_BASE+0x8) /* UIC2 vector configuration */
  1293. #define UIC_DCR_BASE 0x200
  1294. #define uicb0sr (UIC_DCR_BASE+0x0) /* UIC Base Status Register */
  1295. #define uicb0er (UIC_DCR_BASE+0x2) /* UIC Base enable */
  1296. #define uicb0cr (UIC_DCR_BASE+0x3) /* UIC Base critical */
  1297. #define uicb0pr (UIC_DCR_BASE+0x4) /* UIC Base polarity */
  1298. #define uicb0tr (UIC_DCR_BASE+0x5) /* UIC Base triggering */
  1299. #define uicb0msr (UIC_DCR_BASE+0x6) /* UIC Base masked status */
  1300. #define uicb0vr (UIC_DCR_BASE+0x7) /* UIC Base vector */
  1301. #define uicb0vcr (UIC_DCR_BASE+0x8) /* UIC Base vector configuration */
  1302. #endif /* CONFIG_440GX */
  1303. /* The following is for compatibility with 405 code */
  1304. #define uicsr uic0sr
  1305. #define uicer uic0er
  1306. #define uiccr uic0cr
  1307. #define uicpr uic0pr
  1308. #define uictr uic0tr
  1309. #define uicmsr uic0msr
  1310. #define uicvr uic0vr
  1311. #define uicvcr uic0vcr
  1312. #if defined(CONFIG_440SPE)
  1313. /*----------------------------------------------------------------------------+
  1314. | Clock / Power-on-reset DCR's.
  1315. +----------------------------------------------------------------------------*/
  1316. #define CPR0_CLKUPD 0x20
  1317. #define CPR0_CLKUPD_BSY_MASK 0x80000000
  1318. #define CPR0_CLKUPD_BSY_COMPLETED 0x00000000
  1319. #define CPR0_CLKUPD_BSY_BUSY 0x80000000
  1320. #define CPR0_CLKUPD_CUI_MASK 0x80000000
  1321. #define CPR0_CLKUPD_CUI_DISABLE 0x00000000
  1322. #define CPR0_CLKUPD_CUI_ENABLE 0x80000000
  1323. #define CPR0_CLKUPD_CUD_MASK 0x40000000
  1324. #define CPR0_CLKUPD_CUD_DISABLE 0x00000000
  1325. #define CPR0_CLKUPD_CUD_ENABLE 0x40000000
  1326. #define CPR0_PLLC 0x40
  1327. #define CPR0_PLLC_RST_MASK 0x80000000
  1328. #define CPR0_PLLC_RST_PLLLOCKED 0x00000000
  1329. #define CPR0_PLLC_RST_PLLRESET 0x80000000
  1330. #define CPR0_PLLC_ENG_MASK 0x40000000
  1331. #define CPR0_PLLC_ENG_DISABLE 0x00000000
  1332. #define CPR0_PLLC_ENG_ENABLE 0x40000000
  1333. #define CPR0_PLLC_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  1334. #define CPR0_PLLC_ENG_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  1335. #define CPR0_PLLC_SRC_MASK 0x20000000
  1336. #define CPR0_PLLC_SRC_PLLOUTA 0x00000000
  1337. #define CPR0_PLLC_SRC_PLLOUTB 0x20000000
  1338. #define CPR0_PLLC_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  1339. #define CPR0_PLLC_SRC_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  1340. #define CPR0_PLLC_SEL_MASK 0x07000000
  1341. #define CPR0_PLLC_SEL_PLLOUT 0x00000000
  1342. #define CPR0_PLLC_SEL_CPU 0x01000000
  1343. #define CPR0_PLLC_SEL_EBC 0x05000000
  1344. #define CPR0_PLLC_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  1345. #define CPR0_PLLC_SEL_DECODE(n) ((((unsigned long)(n))>>24)&0x07)
  1346. #define CPR0_PLLC_TUNE_MASK 0x000003FF
  1347. #define CPR0_PLLC_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<0)
  1348. #define CPR0_PLLC_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x3FF)
  1349. #define CPR0_PLLD 0x60
  1350. #define CPR0_PLLD_FBDV_MASK 0x1F000000
  1351. #define CPR0_PLLD_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  1352. #define CPR0_PLLD_FBDV_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x1F)+1)
  1353. #define CPR0_PLLD_FWDVA_MASK 0x000F0000
  1354. #define CPR0_PLLD_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<16)
  1355. #define CPR0_PLLD_FWDVA_DECODE(n) ((((((unsigned long)(n))>>16)-1)&0x0F)+1)
  1356. #define CPR0_PLLD_FWDVB_MASK 0x00000700
  1357. #define CPR0_PLLD_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<8)
  1358. #define CPR0_PLLD_FWDVB_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x07)+1)
  1359. #define CPR0_PLLD_LFBDV_MASK 0x0000003F
  1360. #define CPR0_PLLD_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<0)
  1361. #define CPR0_PLLD_LFBDV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x3F)+1)
  1362. #define CPR0_PRIMAD 0x80
  1363. #define CPR0_PRIMAD_PRADV0_MASK 0x07000000
  1364. #define CPR0_PRIMAD_PRADV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  1365. #define CPR0_PRIMAD_PRADV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  1366. #define CPR0_PRIMBD 0xA0
  1367. #define CPR0_PRIMBD_PRBDV0_MASK 0x07000000
  1368. #define CPR0_PRIMBD_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  1369. #define CPR0_PRIMBD_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  1370. #define CPR0_OPBD 0xC0
  1371. #define CPR0_OPBD_OPBDV0_MASK 0x03000000
  1372. #define CPR0_OPBD_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  1373. #define CPR0_OPBD_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  1374. #define CPR0_PERD 0xE0
  1375. #define CPR0_PERD_PERDV0_MASK 0x03000000
  1376. #define CPR0_PERD_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  1377. #define CPR0_PERD_PERDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  1378. #define CPR0_MALD 0x100
  1379. #define CPR0_MALD_MALDV0_MASK 0x03000000
  1380. #define CPR0_MALD_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  1381. #define CPR0_MALD_MALDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  1382. #define CPR0_ICFG 0x140
  1383. #define CPR0_ICFG_RLI_MASK 0x80000000
  1384. #define CPR0_ICFG_RLI_RESETCPR 0x00000000
  1385. #define CPR0_ICFG_RLI_PRESERVECPR 0x80000000
  1386. #define CPR0_ICFG_ICS_MASK 0x00000007
  1387. #define CPR0_ICFG_ICS_ENCODE(n) ((((unsigned long)(n))&0x3F)<<0)
  1388. #define CPR0_ICFG_ICS_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x3F)+1)
  1389. /************************/
  1390. /* IIC defines */
  1391. /************************/
  1392. #define IIC0_MMIO_BASE 0xA0000400
  1393. #define IIC1_MMIO_BASE 0xA0000500
  1394. #endif /* CONFIG_440SP */
  1395. /*-----------------------------------------------------------------------------
  1396. | DMA
  1397. +----------------------------------------------------------------------------*/
  1398. #define DMA_DCR_BASE 0x100
  1399. #define dmacr0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
  1400. #define dmact0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
  1401. #define dmasah0 (DMA_DCR_BASE+0x02) /* DMA source address high 0 */
  1402. #define dmasal0 (DMA_DCR_BASE+0x03) /* DMA source address low 0 */
  1403. #define dmadah0 (DMA_DCR_BASE+0x04) /* DMA destination address high 0 */
  1404. #define dmadal0 (DMA_DCR_BASE+0x05) /* DMA destination address low 0 */
  1405. #define dmasgh0 (DMA_DCR_BASE+0x06) /* DMA scatter/gather desc addr high 0 */
  1406. #define dmasgl0 (DMA_DCR_BASE+0x07) /* DMA scatter/gather desc addr low 0 */
  1407. #define dmacr1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
  1408. #define dmact1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
  1409. #define dmasah1 (DMA_DCR_BASE+0x0a) /* DMA source address high 1 */
  1410. #define dmasal1 (DMA_DCR_BASE+0x0b) /* DMA source address low 1 */
  1411. #define dmadah1 (DMA_DCR_BASE+0x0c) /* DMA destination address high 1 */
  1412. #define dmadal1 (DMA_DCR_BASE+0x0d) /* DMA destination address low 1 */
  1413. #define dmasgh1 (DMA_DCR_BASE+0x0e) /* DMA scatter/gather desc addr high 1 */
  1414. #define dmasgl1 (DMA_DCR_BASE+0x0f) /* DMA scatter/gather desc addr low 1 */
  1415. #define dmacr2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
  1416. #define dmact2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
  1417. #define dmasah2 (DMA_DCR_BASE+0x12) /* DMA source address high 2 */
  1418. #define dmasal2 (DMA_DCR_BASE+0x13) /* DMA source address low 2 */
  1419. #define dmadah2 (DMA_DCR_BASE+0x14) /* DMA destination address high 2 */
  1420. #define dmadal2 (DMA_DCR_BASE+0x15) /* DMA destination address low 2 */
  1421. #define dmasgh2 (DMA_DCR_BASE+0x16) /* DMA scatter/gather desc addr high 2 */
  1422. #define dmasgl2 (DMA_DCR_BASE+0x17) /* DMA scatter/gather desc addr low 2 */
  1423. #define dmacr3 (DMA_DCR_BASE+0x18) /* DMA channel control register 2 */
  1424. #define dmact3 (DMA_DCR_BASE+0x19) /* DMA count register 2 */
  1425. #define dmasah3 (DMA_DCR_BASE+0x1a) /* DMA source address high 2 */
  1426. #define dmasal3 (DMA_DCR_BASE+0x1b) /* DMA source address low 2 */
  1427. #define dmadah3 (DMA_DCR_BASE+0x1c) /* DMA destination address high 2 */
  1428. #define dmadal3 (DMA_DCR_BASE+0x1d) /* DMA destination address low 2 */
  1429. #define dmasgh3 (DMA_DCR_BASE+0x1e) /* DMA scatter/gather desc addr high 2 */
  1430. #define dmasgl3 (DMA_DCR_BASE+0x1f) /* DMA scatter/gather desc addr low 2 */
  1431. #define dmasr (DMA_DCR_BASE+0x20) /* DMA status register */
  1432. #define dmasgc (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
  1433. #define dmaslp (DMA_DCR_BASE+0x25) /* DMA sleep mode register */
  1434. #define dmapol (DMA_DCR_BASE+0x26) /* DMA polarity configuration register */
  1435. /*-----------------------------------------------------------------------------
  1436. | Memory Access Layer
  1437. +----------------------------------------------------------------------------*/
  1438. #define MAL_DCR_BASE 0x180
  1439. #define malmcr (MAL_DCR_BASE+0x00) /* MAL Config reg */
  1440. #define malesr (MAL_DCR_BASE+0x01) /* Error Status reg (Read/Clear) */
  1441. #define malier (MAL_DCR_BASE+0x02) /* Interrupt enable reg */
  1442. #define maldbr (MAL_DCR_BASE+0x03) /* Mal Debug reg (Read only) */
  1443. #define maltxcasr (MAL_DCR_BASE+0x04) /* TX Channel active reg (set) */
  1444. #define maltxcarr (MAL_DCR_BASE+0x05) /* TX Channel active reg (Reset) */
  1445. #define maltxeobisr (MAL_DCR_BASE+0x06) /* TX End of buffer int status reg */
  1446. #define maltxdeir (MAL_DCR_BASE+0x07) /* TX Descr. Error Int reg */
  1447. #define maltxtattrr (MAL_DCR_BASE+0x08) /* TX PLB attribute reg */
  1448. #define maltxbattr (MAL_DCR_BASE+0x09) /* TX descriptor base addr reg */
  1449. #define malrxcasr (MAL_DCR_BASE+0x10) /* RX Channel active reg (set) */
  1450. #define malrxcarr (MAL_DCR_BASE+0x11) /* RX Channel active reg (Reset) */
  1451. #define malrxeobisr (MAL_DCR_BASE+0x12) /* RX End of buffer int status reg */
  1452. #define malrxdeir (MAL_DCR_BASE+0x13) /* RX Descr. Error Int reg */
  1453. #define malrxtattrr (MAL_DCR_BASE+0x14) /* RX PLB attribute reg */
  1454. #define malrxbattr (MAL_DCR_BASE+0x15) /* RX descriptor base addr reg */
  1455. #define maltxctp0r (MAL_DCR_BASE+0x20) /* TX 0 Channel table pointer reg */
  1456. #define maltxctp1r (MAL_DCR_BASE+0x21) /* TX 1 Channel table pointer reg */
  1457. #define maltxctp2r (MAL_DCR_BASE+0x22) /* TX 2 Channel table pointer reg */
  1458. #define maltxctp3r (MAL_DCR_BASE+0x23) /* TX 3 Channel table pointer reg */
  1459. #define malrxctp0r (MAL_DCR_BASE+0x40) /* RX 0 Channel table pointer reg */
  1460. #define malrxctp1r (MAL_DCR_BASE+0x41) /* RX 1 Channel table pointer reg */
  1461. #if defined(CONFIG_440GX)
  1462. #define malrxctp2r (MAL_DCR_BASE+0x42) /* RX 2 Channel table pointer reg */
  1463. #define malrxctp3r (MAL_DCR_BASE+0x43) /* RX 3 Channel table pointer reg */
  1464. #endif /* CONFIG_440GX */
  1465. #define malrcbs0 (MAL_DCR_BASE+0x60) /* RX 0 Channel buffer size reg */
  1466. #define malrcbs1 (MAL_DCR_BASE+0x61) /* RX 1 Channel buffer size reg */
  1467. #if defined(CONFIG_440GX)
  1468. #define malrcbs2 (MAL_DCR_BASE+0x62) /* RX 2 Channel buffer size reg */
  1469. #define malrcbs3 (MAL_DCR_BASE+0x63) /* RX 3 Channel buffer size reg */
  1470. #endif /* CONFIG_440GX */
  1471. /*---------------------------------------------------------------------------+
  1472. | Universal interrupt controller 0 interrupts (UIC0)
  1473. +---------------------------------------------------------------------------*/
  1474. #if defined(CONFIG_440SP)
  1475. #define UIC_U0 0x80000000 /* UART 0 */
  1476. #define UIC_U1 0x40000000 /* UART 1 */
  1477. #define UIC_IIC0 0x20000000 /* IIC */
  1478. #define UIC_IIC1 0x10000000 /* IIC */
  1479. #define UIC_PIM 0x08000000 /* PCI0 inbound message */
  1480. #define UIC_PCRW 0x04000000 /* PCI0 command write register */
  1481. #define UIC_PPM 0x02000000 /* PCI0 power management */
  1482. #define UIC_PVPD 0x01000000 /* PCI0 VPD Access */
  1483. #define UIC_MSI0 0x00800000 /* PCI0 MSI level 0 */
  1484. #define UIC_P1IM 0x00400000 /* PCI1 Inbound Message */
  1485. #define UIC_P1CRW 0x00200000 /* PCI1 command write register */
  1486. #define UIC_P1PM 0x00100000 /* PCI1 power management */
  1487. #define UIC_P1VPD 0x00080000 /* PCI1 VPD Access */
  1488. #define UIC_P1MSI0 0x00040000 /* PCI1 MSI level 0 */
  1489. #define UIC_P2IM 0x00020000 /* PCI2 inbound message */
  1490. #define UIC_P2CRW 0x00010000 /* PCI2 command register write */
  1491. #define UIC_P2PM 0x00008000 /* PCI2 power management */
  1492. #define UIC_P2VPD 0x00004000 /* PCI2 VPD access */
  1493. #define UIC_P2MSI0 0x00002000 /* PCI2 MSI level 0 */
  1494. #define UIC_D0CPF 0x00001000 /* DMA0 command pointer */
  1495. #define UIC_D0CSF 0x00000800 /* DMA0 command status */
  1496. #define UIC_D1CPF 0x00000400 /* DMA1 command pointer */
  1497. #define UIC_D1CSF 0x00000200 /* DMA1 command status */
  1498. #define UIC_I2OID 0x00000100 /* I2O inbound doorbell */
  1499. #define UIC_I2OPLF 0x00000080 /* I2O inbound post list */
  1500. #define UIC_I2O0LL 0x00000040 /* I2O0 low latency PLB write */
  1501. #define UIC_I2O1LL 0x00000020 /* I2O1 low latency PLB write */
  1502. #define UIC_I2O0HB 0x00000010 /* I2O0 high bandwidth PLB write */
  1503. #define UIC_I2O1HB 0x00000008 /* I2O1 high bandwidth PLB write */
  1504. #define UIC_GPTCT 0x00000004 /* GPT count timer */
  1505. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  1506. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  1507. #elif defined(CONFIG_440GX) || defined(CONFIG_440EP)
  1508. #define UIC_U0 0x80000000 /* UART 0 */
  1509. #define UIC_U1 0x40000000 /* UART 1 */
  1510. #define UIC_IIC0 0x20000000 /* IIC */
  1511. #define UIC_IIC1 0x10000000 /* IIC */
  1512. #define UIC_PIM 0x08000000 /* PCI inbound message */
  1513. #define UIC_PCRW 0x04000000 /* PCI command register write */
  1514. #define UIC_PPM 0x02000000 /* PCI power management */
  1515. #define UIC_MSI0 0x01000000 /* PCI MSI level 0 */
  1516. #define UIC_MSI1 0x00800000 /* PCI MSI level 1 */
  1517. #define UIC_MSI2 0x00400000 /* PCI MSI level 2 */
  1518. #define UIC_MTE 0x00200000 /* MAL TXEOB */
  1519. #define UIC_MRE 0x00100000 /* MAL RXEOB */
  1520. #define UIC_D0 0x00080000 /* DMA channel 0 */
  1521. #define UIC_D1 0x00040000 /* DMA channel 1 */
  1522. #define UIC_D2 0x00020000 /* DMA channel 2 */
  1523. #define UIC_D3 0x00010000 /* DMA channel 3 */
  1524. #define UIC_RSVD0 0x00008000 /* Reserved */
  1525. #define UIC_RSVD1 0x00004000 /* Reserved */
  1526. #define UIC_CT0 0x00002000 /* GPT compare timer 0 */
  1527. #define UIC_CT1 0x00001000 /* GPT compare timer 1 */
  1528. #define UIC_CT2 0x00000800 /* GPT compare timer 2 */
  1529. #define UIC_CT3 0x00000400 /* GPT compare timer 3 */
  1530. #define UIC_CT4 0x00000200 /* GPT compare timer 4 */
  1531. #define UIC_EIR0 0x00000100 /* External interrupt 0 */
  1532. #define UIC_EIR1 0x00000080 /* External interrupt 1 */
  1533. #define UIC_EIR2 0x00000040 /* External interrupt 2 */
  1534. #define UIC_EIR3 0x00000020 /* External interrupt 3 */
  1535. #define UIC_EIR4 0x00000010 /* External interrupt 4 */
  1536. #define UIC_EIR5 0x00000008 /* External interrupt 5 */
  1537. #define UIC_EIR6 0x00000004 /* External interrupt 6 */
  1538. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  1539. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  1540. #elif defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1541. #define UIC_U0 0x80000000 /* UART 0 */
  1542. #define UIC_U1 0x40000000 /* UART 1 */
  1543. #define UIC_IIC0 0x20000000 /* IIC */
  1544. #define UIC_KRD 0x10000000 /* Kasumi Ready for data */
  1545. #define UIC_KDA 0x08000000 /* Kasumi Data Available */
  1546. #define UIC_PCRW 0x04000000 /* PCI command register write */
  1547. #define UIC_PPM 0x02000000 /* PCI power management */
  1548. #define UIC_IIC1 0x01000000 /* IIC */
  1549. #define UIC_SPI 0x00800000 /* SPI */
  1550. #define UIC_EPCISER 0x00400000 /* External PCI SERR */
  1551. #define UIC_MTE 0x00200000 /* MAL TXEOB */
  1552. #define UIC_MRE 0x00100000 /* MAL RXEOB */
  1553. #define UIC_D0 0x00080000 /* DMA channel 0 */
  1554. #define UIC_D1 0x00040000 /* DMA channel 1 */
  1555. #define UIC_D2 0x00020000 /* DMA channel 2 */
  1556. #define UIC_D3 0x00010000 /* DMA channel 3 */
  1557. #define UIC_UD0 0x00008000 /* UDMA irq 0 */
  1558. #define UIC_UD1 0x00004000 /* UDMA irq 1 */
  1559. #define UIC_UD2 0x00002000 /* UDMA irq 2 */
  1560. #define UIC_UD3 0x00001000 /* UDMA irq 3 */
  1561. #define UIC_HSB2D 0x00000800 /* USB2.0 Device */
  1562. #define UIC_OHCI1 0x00000400 /* USB2.0 Host OHCI irq 1 */
  1563. #define UIC_OHCI2 0x00000200 /* USB2.0 Host OHCI irq 2 */
  1564. #define UIC_EIP94 0x00000100 /* Security EIP94 */
  1565. #define UIC_ETH0 0x00000080 /* Emac 0 */
  1566. #define UIC_ETH1 0x00000040 /* Emac 1 */
  1567. #define UIC_EHCI 0x00000020 /* USB2.0 Host EHCI */
  1568. #define UIC_EIR4 0x00000010 /* External interrupt 4 */
  1569. #define UIC_UIC2NC 0x00000008 /* UIC2 non-critical interrupt */
  1570. #define UIC_UIC2C 0x00000004 /* UIC2 critical interrupt */
  1571. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  1572. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  1573. /* For compatibility with 405 code */
  1574. #define UIC_MAL_TXEOB UIC_MTE
  1575. #define UIC_MAL_RXEOB UIC_MRE
  1576. #elif !defined(CONFIG_440SPE)
  1577. #define UIC_U0 0x80000000 /* UART 0 */
  1578. #define UIC_U1 0x40000000 /* UART 1 */
  1579. #define UIC_IIC0 0x20000000 /* IIC */
  1580. #define UIC_IIC1 0x10000000 /* IIC */
  1581. #define UIC_PIM 0x08000000 /* PCI inbound message */
  1582. #define UIC_PCRW 0x04000000 /* PCI command register write */
  1583. #define UIC_PPM 0x02000000 /* PCI power management */
  1584. #define UIC_MSI0 0x01000000 /* PCI MSI level 0 */
  1585. #define UIC_MSI1 0x00800000 /* PCI MSI level 1 */
  1586. #define UIC_MSI2 0x00400000 /* PCI MSI level 2 */
  1587. #define UIC_MTE 0x00200000 /* MAL TXEOB */
  1588. #define UIC_MRE 0x00100000 /* MAL RXEOB */
  1589. #define UIC_D0 0x00080000 /* DMA channel 0 */
  1590. #define UIC_D1 0x00040000 /* DMA channel 1 */
  1591. #define UIC_D2 0x00020000 /* DMA channel 2 */
  1592. #define UIC_D3 0x00010000 /* DMA channel 3 */
  1593. #define UIC_RSVD0 0x00008000 /* Reserved */
  1594. #define UIC_RSVD1 0x00004000 /* Reserved */
  1595. #define UIC_CT0 0x00002000 /* GPT compare timer 0 */
  1596. #define UIC_CT1 0x00001000 /* GPT compare timer 1 */
  1597. #define UIC_CT2 0x00000800 /* GPT compare timer 2 */
  1598. #define UIC_CT3 0x00000400 /* GPT compare timer 3 */
  1599. #define UIC_CT4 0x00000200 /* GPT compare timer 4 */
  1600. #define UIC_EIR0 0x00000100 /* External interrupt 0 */
  1601. #define UIC_EIR1 0x00000080 /* External interrupt 1 */
  1602. #define UIC_EIR2 0x00000040 /* External interrupt 2 */
  1603. #define UIC_EIR3 0x00000020 /* External interrupt 3 */
  1604. #define UIC_EIR4 0x00000010 /* External interrupt 4 */
  1605. #define UIC_EIR5 0x00000008 /* External interrupt 5 */
  1606. #define UIC_EIR6 0x00000004 /* External interrupt 6 */
  1607. #define UIC_UIC1NC 0x00000002 /* UIC1 non-critical interrupt */
  1608. #define UIC_UIC1C 0x00000001 /* UIC1 critical interrupt */
  1609. #endif /* CONFIG_440GX */
  1610. /* For compatibility with 405 code */
  1611. #define UIC_MAL_TXEOB UIC_MTE
  1612. #define UIC_MAL_RXEOB UIC_MRE
  1613. /*---------------------------------------------------------------------------+
  1614. | Universal interrupt controller 1 interrupts (UIC1)
  1615. +---------------------------------------------------------------------------*/
  1616. #if defined(CONFIG_440SP)
  1617. #define UIC_EIR0 0x80000000 /* External interrupt 0 */
  1618. #define UIC_MS 0x40000000 /* MAL SERR */
  1619. #define UIC_MTDE 0x20000000 /* MAL TXDE */
  1620. #define UIC_MRDE 0x10000000 /* MAL RXDE */
  1621. #define UIC_DECE 0x08000000 /* DDR SDRAM correctible error */
  1622. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1623. #define UIC_MTE 0x02000000 /* MAL TXEOB */
  1624. #define UIC_MRE 0x01000000 /* MAL RXEOB */
  1625. #define UIC_P0MSI1 0x00800000 /* PCI0 MSI level 1 */
  1626. #define UIC_P1MSI1 0x00400000 /* PCI1 MSI level 1 */
  1627. #define UIC_P2MSI1 0x00200000 /* PCI2 MSI level 1 */
  1628. #define UIC_L2C 0x00100000 /* L2 cache */
  1629. #define UIC_CT0 0x00080000 /* GPT compare timer 0 */
  1630. #define UIC_CT1 0x00040000 /* GPT compare timer 1 */
  1631. #define UIC_CT2 0x00020000 /* GPT compare timer 2 */
  1632. #define UIC_CT3 0x00010000 /* GPT compare timer 3 */
  1633. #define UIC_CT4 0x00008000 /* GPT compare timer 4 */
  1634. #define UIC_EIR1 0x00004000 /* External interrupt 1 */
  1635. #define UIC_EIR2 0x00002000 /* External interrupt 2 */
  1636. #define UIC_EIR3 0x00001000 /* External interrupt 3 */
  1637. #define UIC_EIR4 0x00000800 /* External interrupt 4 */
  1638. #define UIC_EIR5 0x00000400 /* External interrupt 5 */
  1639. #define UIC_DMAE 0x00000200 /* DMA error */
  1640. #define UIC_I2OE 0x00000100 /* I2O error */
  1641. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1642. #define UIC_P0AE 0x00000040 /* PCI0 asynchronous error */
  1643. #define UIC_P1AE 0x00000020 /* PCI1 asynchronous error */
  1644. #define UIC_P2AE 0x00000010 /* PCI2 asynchronous error */
  1645. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  1646. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  1647. #define UIC_ETH1 0x00000002 /* Reserved */
  1648. #define UIC_XOR 0x00000001 /* XOR */
  1649. #elif defined(CONFIG_440GX) || defined(CONFIG_440EP)
  1650. #define UIC_MS 0x80000000 /* MAL SERR */
  1651. #define UIC_MTDE 0x40000000 /* MAL TXDE */
  1652. #define UIC_MRDE 0x20000000 /* MAL RXDE */
  1653. #define UIC_DEUE 0x10000000 /* DDR SDRAM ECC uncorrectible error*/
  1654. #define UIC_DECE 0x08000000 /* DDR SDRAM correctible error */
  1655. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1656. #define UIC_EBMI 0x02000000 /* EBMI interrupt status */
  1657. #define UIC_OPB 0x01000000 /* OPB to PLB bridge interrupt stat */
  1658. #define UIC_MSI3 0x00800000 /* PCI MSI level 3 */
  1659. #define UIC_MSI4 0x00400000 /* PCI MSI level 4 */
  1660. #define UIC_MSI5 0x00200000 /* PCI MSI level 5 */
  1661. #define UIC_MSI6 0x00100000 /* PCI MSI level 6 */
  1662. #define UIC_MSI7 0x00080000 /* PCI MSI level 7 */
  1663. #define UIC_MSI8 0x00040000 /* PCI MSI level 8 */
  1664. #define UIC_MSI9 0x00020000 /* PCI MSI level 9 */
  1665. #define UIC_MSI10 0x00010000 /* PCI MSI level 10 */
  1666. #define UIC_MSI11 0x00008000 /* PCI MSI level 11 */
  1667. #define UIC_PPMI 0x00004000 /* PPM interrupt status */
  1668. #define UIC_EIR7 0x00002000 /* External interrupt 7 */
  1669. #define UIC_EIR8 0x00001000 /* External interrupt 8 */
  1670. #define UIC_EIR9 0x00000800 /* External interrupt 9 */
  1671. #define UIC_EIR10 0x00000400 /* External interrupt 10 */
  1672. #define UIC_EIR11 0x00000200 /* External interrupt 11 */
  1673. #define UIC_EIR12 0x00000100 /* External interrupt 12 */
  1674. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1675. #define UIC_RSVD2 0x00000040 /* Reserved */
  1676. #define UIC_RSVD3 0x00000020 /* Reserved */
  1677. #define UIC_PAE 0x00000010 /* PCI asynchronous error */
  1678. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  1679. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  1680. #define UIC_ETH1 0x00000002 /* Ethernet 1 */
  1681. #define UIC_EWU1 0x00000001 /* Ethernet 1 wakeup */
  1682. #elif defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1683. #define UIC_MS 0x80000000 /* MAL SERR */
  1684. #define UIC_MTDE 0x40000000 /* MAL TXDE */
  1685. #define UIC_MRDE 0x20000000 /* MAL RXDE */
  1686. #define UIC_U2 0x10000000 /* UART 2 */
  1687. #define UIC_U3 0x08000000 /* UART 3 */
  1688. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1689. #define UIC_NDFC 0x02000000 /* NDFC */
  1690. #define UIC_KSLE 0x01000000 /* KASUMI slave error */
  1691. #define UIC_CT5 0x00800000 /* GPT compare timer 5 */
  1692. #define UIC_CT6 0x00400000 /* GPT compare timer 6 */
  1693. #define UIC_PLB34I0 0x00200000 /* PLB3X4X MIRQ0 */
  1694. #define UIC_PLB34I1 0x00100000 /* PLB3X4X MIRQ1 */
  1695. #define UIC_PLB34I2 0x00080000 /* PLB3X4X MIRQ2 */
  1696. #define UIC_PLB34I3 0x00040000 /* PLB3X4X MIRQ3 */
  1697. #define UIC_PLB34I4 0x00020000 /* PLB3X4X MIRQ4 */
  1698. #define UIC_PLB34I5 0x00010000 /* PLB3X4X MIRQ5 */
  1699. #define UIC_CT0 0x00008000 /* GPT compare timer 0 */
  1700. #define UIC_CT1 0x00004000 /* GPT compare timer 1 */
  1701. #define UIC_EIR7 0x00002000 /* External interrupt 7 */
  1702. #define UIC_EIR8 0x00001000 /* External interrupt 8 */
  1703. #define UIC_EIR9 0x00000800 /* External interrupt 9 */
  1704. #define UIC_CT2 0x00000400 /* GPT compare timer 2 */
  1705. #define UIC_CT3 0x00000200 /* GPT compare timer 3 */
  1706. #define UIC_CT4 0x00000100 /* GPT compare timer 4 */
  1707. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1708. #define UIC_GPTDC 0x00000040 /* GPT decrementer pulse */
  1709. #define UIC_RSVD0 0x00000020 /* Reserved */
  1710. #define UIC_EPCIPER 0x00000010 /* External PCI PERR */
  1711. #define UIC_EIR0 0x00000008 /* External interrupt 0 */
  1712. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  1713. #define UIC_EIR1 0x00000002 /* External interrupt 1 */
  1714. #define UIC_EWU1 0x00000001 /* Ethernet 1 wakeup */
  1715. /* For compatibility with 405 code */
  1716. #define UIC_MAL_SERR UIC_MS
  1717. #define UIC_MAL_TXDE UIC_MTDE
  1718. #define UIC_MAL_RXDE UIC_MRDE
  1719. #define UIC_ENET UIC_ETH0
  1720. #elif !defined(CONFIG_440SPE)
  1721. #define UIC_MS 0x80000000 /* MAL SERR */
  1722. #define UIC_MTDE 0x40000000 /* MAL TXDE */
  1723. #define UIC_MRDE 0x20000000 /* MAL RXDE */
  1724. #define UIC_DEUE 0x10000000 /* DDR SDRAM ECC uncorrectible error*/
  1725. #define UIC_DECE 0x08000000 /* DDR SDRAM correctible error */
  1726. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1727. #define UIC_EBMI 0x02000000 /* EBMI interrupt status */
  1728. #define UIC_OPB 0x01000000 /* OPB to PLB bridge interrupt stat */
  1729. #define UIC_MSI3 0x00800000 /* PCI MSI level 3 */
  1730. #define UIC_MSI4 0x00400000 /* PCI MSI level 4 */
  1731. #define UIC_MSI5 0x00200000 /* PCI MSI level 5 */
  1732. #define UIC_MSI6 0x00100000 /* PCI MSI level 6 */
  1733. #define UIC_MSI7 0x00080000 /* PCI MSI level 7 */
  1734. #define UIC_MSI8 0x00040000 /* PCI MSI level 8 */
  1735. #define UIC_MSI9 0x00020000 /* PCI MSI level 9 */
  1736. #define UIC_MSI10 0x00010000 /* PCI MSI level 10 */
  1737. #define UIC_MSI11 0x00008000 /* PCI MSI level 11 */
  1738. #define UIC_PPMI 0x00004000 /* PPM interrupt status */
  1739. #define UIC_EIR7 0x00002000 /* External interrupt 7 */
  1740. #define UIC_EIR8 0x00001000 /* External interrupt 8 */
  1741. #define UIC_EIR9 0x00000800 /* External interrupt 9 */
  1742. #define UIC_EIR10 0x00000400 /* External interrupt 10 */
  1743. #define UIC_EIR11 0x00000200 /* External interrupt 11 */
  1744. #define UIC_EIR12 0x00000100 /* External interrupt 12 */
  1745. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1746. #define UIC_RSVD2 0x00000040 /* Reserved */
  1747. #define UIC_RSVD3 0x00000020 /* Reserved */
  1748. #define UIC_PAE 0x00000010 /* PCI asynchronous error */
  1749. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  1750. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  1751. #define UIC_ETH1 0x00000002 /* Ethernet 1 */
  1752. #define UIC_EWU1 0x00000001 /* Ethernet 1 wakeup */
  1753. #endif /* CONFIG_440SP */
  1754. /* For compatibility with 405 code */
  1755. #define UIC_MAL_SERR UIC_MS
  1756. #define UIC_MAL_TXDE UIC_MTDE
  1757. #define UIC_MAL_RXDE UIC_MRDE
  1758. #define UIC_ENET UIC_ETH0
  1759. /*---------------------------------------------------------------------------+
  1760. | Universal interrupt controller 2 interrupts (UIC2)
  1761. +---------------------------------------------------------------------------*/
  1762. #if defined(CONFIG_440GX)
  1763. #define UIC_ETH2 0x80000000 /* Ethernet 2 */
  1764. #define UIC_EWU2 0x40000000 /* Ethernet 2 wakeup */
  1765. #define UIC_ETH3 0x20000000 /* Ethernet 3 */
  1766. #define UIC_EWU3 0x10000000 /* Ethernet 3 wakeup */
  1767. #define UIC_TAH0 0x08000000 /* TAH 0 */
  1768. #define UIC_TAH1 0x04000000 /* TAH 1 */
  1769. #define UIC_IMUOBFQ 0x02000000 /* IMU outbound free queue */
  1770. #define UIC_IMUIBPQ 0x01000000 /* IMU inbound post queue */
  1771. #define UIC_IMUIRQDB 0x00800000 /* IMU irq doorbell */
  1772. #define UIC_IMUIBDB 0x00400000 /* IMU inbound doorbell */
  1773. #define UIC_IMUMSG0 0x00200000 /* IMU inbound message 0 */
  1774. #define UIC_IMUMSG1 0x00100000 /* IMU inbound message 1 */
  1775. #define UIC_IMUTO 0x00080000 /* IMU timeout */
  1776. #define UIC_MSI12 0x00040000 /* PCI MSI level 12 */
  1777. #define UIC_MSI13 0x00020000 /* PCI MSI level 13 */
  1778. #define UIC_MSI14 0x00010000 /* PCI MSI level 14 */
  1779. #define UIC_MSI15 0x00008000 /* PCI MSI level 15 */
  1780. #define UIC_EIR13 0x00004000 /* External interrupt 13 */
  1781. #define UIC_EIR14 0x00002000 /* External interrupt 14 */
  1782. #define UIC_EIR15 0x00001000 /* External interrupt 15 */
  1783. #define UIC_EIR16 0x00000800 /* External interrupt 16 */
  1784. #define UIC_EIR17 0x00000400 /* External interrupt 17 */
  1785. #define UIC_PCIVPD 0x00000200 /* PCI VPD */
  1786. #define UIC_L2C 0x00000100 /* L2 Cache */
  1787. #define UIC_ETH2PCS 0x00000080 /* Ethernet 2 PCS */
  1788. #define UIC_ETH3PCS 0x00000040 /* Ethernet 3 PCS */
  1789. #define UIC_RSVD26 0x00000020 /* Reserved */
  1790. #define UIC_RSVD27 0x00000010 /* Reserved */
  1791. #define UIC_RSVD28 0x00000008 /* Reserved */
  1792. #define UIC_RSVD29 0x00000004 /* Reserved */
  1793. #define UIC_RSVD30 0x00000002 /* Reserved */
  1794. #define UIC_RSVD31 0x00000001 /* Reserved */
  1795. #elif defined(CONFIG_440EPX) || defined(CONFIG_440GRX) /* UIC2 */
  1796. #define UIC_EIR5 0x80000000 /* External interrupt 5 */
  1797. #define UIC_EIR6 0x40000000 /* External interrupt 6 */
  1798. #define UIC_OPB 0x20000000 /* OPB to PLB bridge interrupt stat */
  1799. #define UIC_EIR2 0x10000000 /* External interrupt 2 */
  1800. #define UIC_EIR3 0x08000000 /* External interrupt 3 */
  1801. #define UIC_DDR2 0x04000000 /* DDR2 sdram */
  1802. #define UIC_MCTX0 0x02000000 /* MAl intp coalescence TX0 */
  1803. #define UIC_MCTX1 0x01000000 /* MAl intp coalescence TX1 */
  1804. #define UIC_MCTR0 0x00800000 /* MAl intp coalescence TR0 */
  1805. #define UIC_MCTR1 0x00400000 /* MAl intp coalescence TR1 */
  1806. #endif /* CONFIG_440GX */
  1807. /*---------------------------------------------------------------------------+
  1808. | Universal interrupt controller Base 0 interrupts (UICB0)
  1809. +---------------------------------------------------------------------------*/
  1810. #if defined(CONFIG_440GX)
  1811. #define UICB0_UIC0CI 0x80000000 /* UIC0 Critical Interrupt */
  1812. #define UICB0_UIC0NCI 0x40000000 /* UIC0 Noncritical Interrupt */
  1813. #define UICB0_UIC1CI 0x20000000 /* UIC1 Critical Interrupt */
  1814. #define UICB0_UIC1NCI 0x10000000 /* UIC1 Noncritical Interrupt */
  1815. #define UICB0_UIC2CI 0x08000000 /* UIC2 Critical Interrupt */
  1816. #define UICB0_UIC2NCI 0x04000000 /* UIC2 Noncritical Interrupt */
  1817. #define UICB0_ALL (UICB0_UIC0CI | UICB0_UIC0NCI | UICB0_UIC1CI | \
  1818. UICB0_UIC1NCI | UICB0_UIC2CI | UICB0_UIC2NCI)
  1819. #elif defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  1820. #define UICB0_UIC1CI 0x00000000 /* UIC1 Critical Interrupt */
  1821. #define UICB0_UIC1NCI 0x00000000 /* UIC1 Noncritical Interrupt */
  1822. #define UICB0_UIC2CI 0x00000000 /* UIC2 Critical Interrupt */
  1823. #define UICB0_UIC2NCI 0x00000000 /* UIC2 Noncritical Interrupt */
  1824. #define UICB0_ALL (UICB0_UIC1CI | UICB0_UIC1NCI | \
  1825. UICB0_UIC1CI | UICB0_UIC2NCI)
  1826. #endif /* CONFIG_440GX */
  1827. /*---------------------------------------------------------------------------+
  1828. | Universal interrupt controller interrupts
  1829. +---------------------------------------------------------------------------*/
  1830. #if defined(CONFIG_440SPE)
  1831. /*#define UICB0_UIC0CI 0x80000000*/ /* UIC0 Critical Interrupt */
  1832. /*#define UICB0_UIC0NCI 0x40000000*/ /* UIC0 Noncritical Interrupt */
  1833. #define UICB0_UIC1CI 0x00000002 /* UIC1 Critical Interrupt */
  1834. #define UICB0_UIC1NCI 0x00000001 /* UIC1 Noncritical Interrupt */
  1835. #define UICB0_UIC2CI 0x00200000 /* UIC2 Critical Interrupt */
  1836. #define UICB0_UIC2NCI 0x00100000 /* UIC2 Noncritical Interrupt */
  1837. #define UICB0_UIC3CI 0x00008000 /* UIC3 Critical Interrupt */
  1838. #define UICB0_UIC3NCI 0x00004000 /* UIC3 Noncritical Interrupt */
  1839. #define UICB0_ALL (UICB0_UIC1CI | UICB0_UIC1NCI | UICB0_UIC2CI | \
  1840. UICB0_UIC2NCI | UICB0_UIC3CI | UICB0_UIC3NCI)
  1841. /*---------------------------------------------------------------------------+
  1842. | Universal interrupt controller 0 interrupts (UIC0)
  1843. +---------------------------------------------------------------------------*/
  1844. #define UIC_U0 0x80000000 /* UART 0 */
  1845. #define UIC_U1 0x40000000 /* UART 1 */
  1846. #define UIC_IIC0 0x20000000 /* IIC */
  1847. #define UIC_IIC1 0x10000000 /* IIC */
  1848. #define UIC_PIM 0x08000000 /* PCI inbound message */
  1849. #define UIC_PCRW 0x04000000 /* PCI command register write */
  1850. #define UIC_PPM 0x02000000 /* PCI power management */
  1851. #define UIC_PVPDA 0x01000000 /* PCIx 0 vpd access */
  1852. #define UIC_MSI0 0x00800000 /* PCIx MSI level 0 */
  1853. #define UIC_EIR15 0x00400000 /* External intp 15 */
  1854. #define UIC_PEMSI0 0x00080000 /* PCIe MSI level 0 */
  1855. #define UIC_PEMSI1 0x00040000 /* PCIe MSI level 1 */
  1856. #define UIC_PEMSI2 0x00020000 /* PCIe MSI level 2 */
  1857. #define UIC_PEMSI3 0x00010000 /* PCIe MSI level 3 */
  1858. #define UIC_EIR14 0x00002000 /* External interrupt 14 */
  1859. #define UIC_D0CPFF 0x00001000 /* DMA0 cp fifo full */
  1860. #define UIC_D0CSNS 0x00000800 /* DMA0 cs fifo needs service */
  1861. #define UIC_D1CPFF 0x00000400 /* DMA1 cp fifo full */
  1862. #define UIC_D1CSNS 0x00000200 /* DMA1 cs fifo needs service */
  1863. #define UIC_I2OID 0x00000100 /* I2O inbound door bell */
  1864. #define UIC_I2OLNE 0x00000080 /* I2O Inbound Post List FIFO Not Empty */
  1865. #define UIC_I20R0LL 0x00000040 /* I2O Region 0 Low Latency PLB Write */
  1866. #define UIC_I2OR1LL 0x00000020 /* I2O Region 1 Low Latency PLB Write */
  1867. #define UIC_I20R0HB 0x00000010 /* I2O Region 0 High Bandwidth PLB Write */
  1868. #define UIC_I2OR1HB 0x00000008 /* I2O Region 1 High Bandwidth PLB Write */
  1869. #define UIC_CPTCNT 0x00000004 /* GPT Count Timer */
  1870. /*---------------------------------------------------------------------------+
  1871. | Universal interrupt controller 1 interrupts (UIC1)
  1872. +---------------------------------------------------------------------------*/
  1873. #define UIC_EIR13 0x80000000 /* externei intp 13 */
  1874. #define UIC_MS 0x40000000 /* MAL SERR */
  1875. #define UIC_MTDE 0x20000000 /* MAL TXDE */
  1876. #define UIC_MRDE 0x10000000 /* MAL RXDE */
  1877. #define UIC_DEUE 0x08000000 /* DDR SDRAM ECC correct/uncorrectable error */
  1878. #define UIC_EBCO 0x04000000 /* EBCO interrupt status */
  1879. #define UIC_MTE 0x02000000 /* MAL TXEOB */
  1880. #define UIC_MRE 0x01000000 /* MAL RXEOB */
  1881. #define UIC_MSI1 0x00800000 /* PCI MSI level 1 */
  1882. #define UIC_MSI2 0x00400000 /* PCI MSI level 2 */
  1883. #define UIC_MSI3 0x00200000 /* PCI MSI level 3 */
  1884. #define UIC_L2C 0x00100000 /* L2 cache */
  1885. #define UIC_CT0 0x00080000 /* GPT compare timer 0 */
  1886. #define UIC_CT1 0x00040000 /* GPT compare timer 1 */
  1887. #define UIC_CT2 0x00020000 /* GPT compare timer 2 */
  1888. #define UIC_CT3 0x00010000 /* GPT compare timer 3 */
  1889. #define UIC_CT4 0x00008000 /* GPT compare timer 4 */
  1890. #define UIC_EIR12 0x00004000 /* External interrupt 12 */
  1891. #define UIC_EIR11 0x00002000 /* External interrupt 11 */
  1892. #define UIC_EIR10 0x00001000 /* External interrupt 10 */
  1893. #define UIC_EIR9 0x00000800 /* External interrupt 9 */
  1894. #define UIC_EIR8 0x00000400 /* External interrupt 8 */
  1895. #define UIC_DMAE 0x00000200 /* dma error */
  1896. #define UIC_I2OE 0x00000100 /* i2o error */
  1897. #define UIC_SRE 0x00000080 /* Serial ROM error */
  1898. #define UIC_PCIXAE 0x00000040 /* Pcix0 async error */
  1899. #define UIC_EIR7 0x00000020 /* External interrupt 7 */
  1900. #define UIC_EIR6 0x00000010 /* External interrupt 6 */
  1901. #define UIC_ETH0 0x00000008 /* Ethernet 0 */
  1902. #define UIC_EWU0 0x00000004 /* Ethernet 0 wakeup */
  1903. #define UIC_ETH1 0x00000002 /* reserved */
  1904. #define UIC_XOR 0x00000001 /* xor */
  1905. /*---------------------------------------------------------------------------+
  1906. | Universal interrupt controller 2 interrupts (UIC2)
  1907. +---------------------------------------------------------------------------*/
  1908. #define UIC_PEOAL 0x80000000 /* PE0 AL */
  1909. #define UIC_PEOVA 0x40000000 /* PE0 VPD access */
  1910. #define UIC_PEOHRR 0x20000000 /* PE0 Host reset request rising */
  1911. #define UIC_PE0HRF 0x10000000 /* PE0 Host reset request falling */
  1912. #define UIC_PE0TCR 0x08000000 /* PE0 TCR */
  1913. #define UIC_PE0BVCO 0x04000000 /* PE0 Busmaster VCO */
  1914. #define UIC_PE0DCRE 0x02000000 /* PE0 DCR error */
  1915. #define UIC_PE1AL 0x00800000 /* PE1 AL */
  1916. #define UIC_PE1VA 0x00400000 /* PE1 VPD access */
  1917. #define UIC_PE1HRR 0x00200000 /* PE1 Host reset request rising */
  1918. #define UIC_PE1HRF 0x00100000 /* PE1 Host reset request falling */
  1919. #define UIC_PE1TCR 0x00080000 /* PE1 TCR */
  1920. #define UIC_PE1BVCO 0x00040000 /* PE1 Busmaster VCO */
  1921. #define UIC_PE1DCRE 0x00020000 /* PE1 DCR error */
  1922. #define UIC_PE2AL 0x00008000 /* PE2 AL */
  1923. #define UIC_PE2VA 0x00004000 /* PE2 VPD access */
  1924. #define UIC_PE2HRR 0x00002000 /* PE2 Host reset request rising */
  1925. #define UIC_PE2HRF 0x00001000 /* PE2 Host reset request falling */
  1926. #define UIC_PE2TCR 0x00000800 /* PE2 TCR */
  1927. #define UIC_PE2BVCO 0x00000400 /* PE2 Busmaster VCO */
  1928. #define UIC_PE2DCRE 0x00000200 /* PE2 DCR error */
  1929. #define UIC_EIR5 0x00000080 /* External interrupt 5 */
  1930. #define UIC_EIR4 0x00000040 /* External interrupt 4 */
  1931. #define UIC_EIR3 0x00000020 /* External interrupt 3 */
  1932. #define UIC_EIR2 0x00000010 /* External interrupt 2 */
  1933. #define UIC_EIR1 0x00000008 /* External interrupt 1 */
  1934. #define UIC_EIR0 0x00000004 /* External interrupt 0 */
  1935. #endif /* CONFIG_440SPE */
  1936. /*-----------------------------------------------------------------------------+
  1937. | External Bus Controller Bit Settings
  1938. +-----------------------------------------------------------------------------*/
  1939. #define EBC_CFGADDR_MASK 0x0000003F
  1940. #define EBC_BXCR_BAS_ENCODE(n) ((((unsigned long)(n))&0xFFF00000)<<0)
  1941. #define EBC_BXCR_BS_MASK 0x000E0000
  1942. #define EBC_BXCR_BS_1MB 0x00000000
  1943. #define EBC_BXCR_BS_2MB 0x00020000
  1944. #define EBC_BXCR_BS_4MB 0x00040000
  1945. #define EBC_BXCR_BS_8MB 0x00060000
  1946. #define EBC_BXCR_BS_16MB 0x00080000
  1947. #define EBC_BXCR_BS_32MB 0x000A0000
  1948. #define EBC_BXCR_BS_64MB 0x000C0000
  1949. #define EBC_BXCR_BS_128MB 0x000E0000
  1950. #define EBC_BXCR_BU_MASK 0x00018000
  1951. #define EBC_BXCR_BU_R 0x00008000
  1952. #define EBC_BXCR_BU_W 0x00010000
  1953. #define EBC_BXCR_BU_RW 0x00018000
  1954. #define EBC_BXCR_BW_MASK 0x00006000
  1955. #define EBC_BXCR_BW_8BIT 0x00000000
  1956. #define EBC_BXCR_BW_16BIT 0x00002000
  1957. #define EBC_BXCR_BW_32BIT 0x00006000
  1958. #define EBC_BXAP_BME_ENABLED 0x80000000
  1959. #define EBC_BXAP_BME_DISABLED 0x00000000
  1960. #define EBC_BXAP_TWT_ENCODE(n) ((((unsigned long)(n))&0xFF)<<23)
  1961. #define EBC_BXAP_BCE_DISABLE 0x00000000
  1962. #define EBC_BXAP_BCE_ENABLE 0x00400000
  1963. #define EBC_BXAP_BCT_MASK 0x00300000
  1964. #define EBC_BXAP_BCT_2TRANS 0x00000000
  1965. #define EBC_BXAP_BCT_4TRANS 0x00100000
  1966. #define EBC_BXAP_BCT_8TRANS 0x00200000
  1967. #define EBC_BXAP_BCT_16TRANS 0x00300000
  1968. #define EBC_BXAP_CSN_ENCODE(n) ((((unsigned long)(n))&0x3)<<18)
  1969. #define EBC_BXAP_OEN_ENCODE(n) ((((unsigned long)(n))&0x3)<<16)
  1970. #define EBC_BXAP_WBN_ENCODE(n) ((((unsigned long)(n))&0x3)<<14)
  1971. #define EBC_BXAP_WBF_ENCODE(n) ((((unsigned long)(n))&0x3)<<12)
  1972. #define EBC_BXAP_TH_ENCODE(n) ((((unsigned long)(n))&0x7)<<9)
  1973. #define EBC_BXAP_RE_ENABLED 0x00000100
  1974. #define EBC_BXAP_RE_DISABLED 0x00000000
  1975. #define EBC_BXAP_SOR_DELAYED 0x00000000
  1976. #define EBC_BXAP_SOR_NONDELAYED 0x00000080
  1977. #define EBC_BXAP_BEM_WRITEONLY 0x00000000
  1978. #define EBC_BXAP_BEM_RW 0x00000040
  1979. #define EBC_BXAP_PEN_DISABLED 0x00000000
  1980. #define EBC_CFG_LE_MASK 0x80000000
  1981. #define EBC_CFG_LE_UNLOCK 0x00000000
  1982. #define EBC_CFG_LE_LOCK 0x80000000
  1983. #define EBC_CFG_PTD_MASK 0x40000000
  1984. #define EBC_CFG_PTD_ENABLE 0x00000000
  1985. #define EBC_CFG_PTD_DISABLE 0x40000000
  1986. #define EBC_CFG_RTC_MASK 0x38000000
  1987. #define EBC_CFG_RTC_16PERCLK 0x00000000
  1988. #define EBC_CFG_RTC_32PERCLK 0x08000000
  1989. #define EBC_CFG_RTC_64PERCLK 0x10000000
  1990. #define EBC_CFG_RTC_128PERCLK 0x18000000
  1991. #define EBC_CFG_RTC_256PERCLK 0x20000000
  1992. #define EBC_CFG_RTC_512PERCLK 0x28000000
  1993. #define EBC_CFG_RTC_1024PERCLK 0x30000000
  1994. #define EBC_CFG_RTC_2048PERCLK 0x38000000
  1995. #define EBC_CFG_ATC_MASK 0x04000000
  1996. #define EBC_CFG_ATC_HI 0x00000000
  1997. #define EBC_CFG_ATC_PREVIOUS 0x04000000
  1998. #define EBC_CFG_DTC_MASK 0x02000000
  1999. #define EBC_CFG_DTC_HI 0x00000000
  2000. #define EBC_CFG_DTC_PREVIOUS 0x02000000
  2001. #define EBC_CFG_CTC_MASK 0x01000000
  2002. #define EBC_CFG_CTC_HI 0x00000000
  2003. #define EBC_CFG_CTC_PREVIOUS 0x01000000
  2004. #define EBC_CFG_OEO_MASK 0x00800000
  2005. #define EBC_CFG_OEO_HI 0x00000000
  2006. #define EBC_CFG_OEO_PREVIOUS 0x00800000
  2007. #define EBC_CFG_EMC_MASK 0x00400000
  2008. #define EBC_CFG_EMC_NONDEFAULT 0x00000000
  2009. #define EBC_CFG_EMC_DEFAULT 0x00400000
  2010. #define EBC_CFG_PME_MASK 0x00200000
  2011. #define EBC_CFG_PME_DISABLE 0x00000000
  2012. #define EBC_CFG_PME_ENABLE 0x00200000
  2013. #define EBC_CFG_PMT_MASK 0x001F0000
  2014. #define EBC_CFG_PMT_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
  2015. #define EBC_CFG_PR_MASK 0x0000C000
  2016. #define EBC_CFG_PR_16 0x00000000
  2017. #define EBC_CFG_PR_32 0x00004000
  2018. #define EBC_CFG_PR_64 0x00008000
  2019. #define EBC_CFG_PR_128 0x0000C000
  2020. /*-----------------------------------------------------------------------------+
  2021. | SDR0 Bit Settings
  2022. +-----------------------------------------------------------------------------*/
  2023. #if defined(CONFIG_440SP)
  2024. #define SDR0_SRST 0x0200
  2025. #define SDR0_DDR0 0x00E1
  2026. #define SDR0_DDR0_DPLLRST 0x80000000
  2027. #define SDR0_DDR0_DDRM_MASK 0x60000000
  2028. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  2029. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  2030. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  2031. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  2032. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  2033. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  2034. #endif
  2035. #if defined(CONFIG_440SPE)
  2036. #define SDR0_CP440 0x0180
  2037. #define SDR0_CP440_ERPN_MASK 0x30000000
  2038. #define SDR0_CP440_ERPN_MASK_HI 0x3000
  2039. #define SDR0_CP440_ERPN_MASK_LO 0x0000
  2040. #define SDR0_CP440_ERPN_EBC 0x10000000
  2041. #define SDR0_CP440_ERPN_EBC_HI 0x1000
  2042. #define SDR0_CP440_ERPN_EBC_LO 0x0000
  2043. #define SDR0_CP440_ERPN_PCI 0x20000000
  2044. #define SDR0_CP440_ERPN_PCI_HI 0x2000
  2045. #define SDR0_CP440_ERPN_PCI_LO 0x0000
  2046. #define SDR0_CP440_ERPN_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  2047. #define SDR0_CP440_ERPN_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  2048. #define SDR0_CP440_NTO1_MASK 0x00000002
  2049. #define SDR0_CP440_NTO1_NTOP 0x00000000
  2050. #define SDR0_CP440_NTO1_NTO1 0x00000002
  2051. #define SDR0_CP440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  2052. #define SDR0_CP440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  2053. #define SDR0_CFGADDR 0x00E /*already defined line 277 */
  2054. #define SDR0_CFGDATA 0x00F
  2055. #define SDR0_SDSTP0 0x0020
  2056. #define SDR0_SDSTP0_ENG_MASK 0x80000000
  2057. #define SDR0_SDSTP0_ENG_PLLDIS 0x00000000
  2058. #define SDR0_SDSTP0_ENG_PLLENAB 0x80000000
  2059. #define SDR0_SDSTP0_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  2060. #define SDR0_SDSTP0_ENG_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  2061. #define SDR0_SDSTP0_SRC_MASK 0x40000000
  2062. #define SDR0_SDSTP0_SRC_PLLOUTA 0x00000000
  2063. #define SDR0_SDSTP0_SRC_PLLOUTB 0x40000000
  2064. #define SDR0_SDSTP0_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  2065. #define SDR0_SDSTP0_SRC_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  2066. #define SDR0_SDSTP0_SEL_MASK 0x38000000
  2067. #define SDR0_SDSTP0_SEL_PLLOUT 0x00000000
  2068. #define SDR0_SDSTP0_SEL_CPU 0x08000000
  2069. #define SDR0_SDSTP0_SEL_EBC 0x28000000
  2070. #define SDR0_SDSTP0_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<27)
  2071. #define SDR0_SDSTP0_SEL_DECODE(n) ((((unsigned long)(n))>>27)&0x07)
  2072. #define SDR0_SDSTP0_TUNE_MASK 0x07FE0000
  2073. #define SDR0_SDSTP0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<17)
  2074. #define SDR0_SDSTP0_TUNE_DECODE(n) ((((unsigned long)(n))>>17)&0x3FF)
  2075. #define SDR0_SDSTP0_FBDV_MASK 0x0001F000
  2076. #define SDR0_SDSTP0_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
  2077. #define SDR0_SDSTP0_FBDV_DECODE(n) ((((((unsigned long)(n))>>12)-1)&0x1F)+1)
  2078. #define SDR0_SDSTP0_FWDVA_MASK 0x00000F00
  2079. #define SDR0_SDSTP0_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<8)
  2080. #define SDR0_SDSTP0_FWDVA_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x0F)+1)
  2081. #define SDR0_SDSTP0_FWDVB_MASK 0x000000E0
  2082. #define SDR0_SDSTP0_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<5)
  2083. #define SDR0_SDSTP0_FWDVB_DECODE(n) ((((((unsigned long)(n))>>5)-1)&0x07)+1)
  2084. #define SDR0_SDSTP0_PRBDV0_MASK 0x0000001C
  2085. #define SDR0_SDSTP0_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<2)
  2086. #define SDR0_SDSTP0_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>2)-1)&0x07)+1)
  2087. #define SDR0_SDSTP0_OPBDV0_MASK 0x00000003
  2088. #define SDR0_SDSTP0_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<0)
  2089. #define SDR0_SDSTP0_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x03)+1)
  2090. #define SDR0_SDSTP1 0x0021
  2091. #define SDR0_SDSTP1_LFBDV_MASK 0xFC000000
  2092. #define SDR0_SDSTP1_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<26)
  2093. #define SDR0_SDSTP1_LFBDV_DECODE(n) ((((unsigned long)(n))>>26)&0x3F)
  2094. #define SDR0_SDSTP1_PERDV0_MASK 0x03000000
  2095. #define SDR0_SDSTP1_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  2096. #define SDR0_SDSTP1_PERDV0_DECODE(n) ((((unsigned long)(n))>>24)&0x03)
  2097. #define SDR0_SDSTP1_MALDV0_MASK 0x00C00000
  2098. #define SDR0_SDSTP1_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<22)
  2099. #define SDR0_SDSTP1_MALDV0_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
  2100. #define SDR0_SDSTP1_DDR_MODE_MASK 0x00300000
  2101. #define SDR0_SDSTP1_DDR1_MODE 0x00100000
  2102. #define SDR0_SDSTP1_DDR2_MODE 0x00200000
  2103. #define SDR0_SDSTP1_DDR_ENCODE(n) ((((unsigned long)(n))&0x03)<<20)
  2104. #define SDR0_SDSTP1_DDR_DECODE(n) ((((unsigned long)(n))>>20)&0x03)
  2105. #define SDR0_SDSTP1_ERPN_MASK 0x00080000
  2106. #define SDR0_SDSTP1_ERPN_EBC 0x00000000
  2107. #define SDR0_SDSTP1_ERPN_PCI 0x00080000
  2108. #define SDR0_SDSTP1_PAE_MASK 0x00040000
  2109. #define SDR0_SDSTP1_PAE_DISABLE 0x00000000
  2110. #define SDR0_SDSTP1_PAE_ENABLE 0x00040000
  2111. #define SDR0_SDSTP1_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
  2112. #define SDR0_SDSTP1_PAE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
  2113. #define SDR0_SDSTP1_PHCE_MASK 0x00020000
  2114. #define SDR0_SDSTP1_PHCE_DISABLE 0x00000000
  2115. #define SDR0_SDSTP1_PHCE_ENABLE 0x00020000
  2116. #define SDR0_SDSTP1_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
  2117. #define SDR0_SDSTP1_PHCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
  2118. #define SDR0_SDSTP1_PISE_MASK 0x00010000
  2119. #define SDR0_SDSTP1_PISE_DISABLE 0x00000000
  2120. #define SDR0_SDSTP1_PISE_ENABLE 0x00001000
  2121. #define SDR0_SDSTP1_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
  2122. #define SDR0_SDSTP1_PISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
  2123. #define SDR0_SDSTP1_PCWE_MASK 0x00008000
  2124. #define SDR0_SDSTP1_PCWE_DISABLE 0x00000000
  2125. #define SDR0_SDSTP1_PCWE_ENABLE 0x00008000
  2126. #define SDR0_SDSTP1_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
  2127. #define SDR0_SDSTP1_PCWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
  2128. #define SDR0_SDSTP1_PPIM_MASK 0x00007800
  2129. #define SDR0_SDSTP1_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
  2130. #define SDR0_SDSTP1_PPIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
  2131. #define SDR0_SDSTP1_PR64E_MASK 0x00000400
  2132. #define SDR0_SDSTP1_PR64E_DISABLE 0x00000000
  2133. #define SDR0_SDSTP1_PR64E_ENABLE 0x00000400
  2134. #define SDR0_SDSTP1_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<10)
  2135. #define SDR0_SDSTP1_PR64E_DECODE(n) ((((unsigned long)(n))>>10)&0x01)
  2136. #define SDR0_SDSTP1_PXFS_MASK 0x00000300
  2137. #define SDR0_SDSTP1_PXFS_100_133 0x00000000
  2138. #define SDR0_SDSTP1_PXFS_66_100 0x00000100
  2139. #define SDR0_SDSTP1_PXFS_50_66 0x00000200
  2140. #define SDR0_SDSTP1_PXFS_0_50 0x00000300
  2141. #define SDR0_SDSTP1_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  2142. #define SDR0_SDSTP1_PXFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  2143. #define SDR0_SDSTP1_EBCW_MASK 0x00000080 /* SOP */
  2144. #define SDR0_SDSTP1_EBCW_8_BITS 0x00000000 /* SOP */
  2145. #define SDR0_SDSTP1_EBCW_16_BITS 0x00000080 /* SOP */
  2146. #define SDR0_SDSTP1_DBGEN_MASK 0x00000030 /* $218C */
  2147. #define SDR0_SDSTP1_DBGEN_FUNC 0x00000000
  2148. #define SDR0_SDSTP1_DBGEN_TRACE 0x00000010
  2149. #define SDR0_SDSTP1_DBGEN_ENCODE(n) ((((unsigned long)(n))&0x03)<<4) /* $218C */
  2150. #define SDR0_SDSTP1_DBGEN_DECODE(n) ((((unsigned long)(n))>>4)&0x03) /* $218C */
  2151. #define SDR0_SDSTP1_ETH_MASK 0x00000004
  2152. #define SDR0_SDSTP1_ETH_10_100 0x00000000
  2153. #define SDR0_SDSTP1_ETH_GIGA 0x00000004
  2154. #define SDR0_SDSTP1_ETH_ENCODE(n) ((((unsigned long)(n))&0x01)<<2)
  2155. #define SDR0_SDSTP1_ETH_DECODE(n) ((((unsigned long)(n))>>2)&0x01)
  2156. #define SDR0_SDSTP1_NTO1_MASK 0x00000001
  2157. #define SDR0_SDSTP1_NTO1_DISABLE 0x00000000
  2158. #define SDR0_SDSTP1_NTO1_ENABLE 0x00000001
  2159. #define SDR0_SDSTP1_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<0)
  2160. #define SDR0_SDSTP1_NTO1_DECODE(n) ((((unsigned long)(n))>>0)&0x01)
  2161. #define SDR0_SDSTP2 0x0022
  2162. #define SDR0_SDSTP2_P1AE_MASK 0x80000000
  2163. #define SDR0_SDSTP2_P1AE_DISABLE 0x00000000
  2164. #define SDR0_SDSTP2_P1AE_ENABLE 0x80000000
  2165. #define SDR0_SDSTP2_P1AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  2166. #define SDR0_SDSTP2_P1AE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  2167. #define SDR0_SDSTP2_P1HCE_MASK 0x40000000
  2168. #define SDR0_SDSTP2_P1HCE_DISABLE 0x00000000
  2169. #define SDR0_SDSTP2_P1HCE_ENABLE 0x40000000
  2170. #define SDR0_SDSTP2_P1HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  2171. #define SDR0_SDSTP2_P1HCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  2172. #define SDR0_SDSTP2_P1ISE_MASK 0x20000000
  2173. #define SDR0_SDSTP2_P1ISE_DISABLE 0x00000000
  2174. #define SDR0_SDSTP2_P1ISE_ENABLE 0x20000000
  2175. #define SDR0_SDSTP2_P1ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  2176. #define SDR0_SDSTP2_P1ISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  2177. #define SDR0_SDSTP2_P1CWE_MASK 0x10000000
  2178. #define SDR0_SDSTP2_P1CWE_DISABLE 0x00000000
  2179. #define SDR0_SDSTP2_P1CWE_ENABLE 0x10000000
  2180. #define SDR0_SDSTP2_P1CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  2181. #define SDR0_SDSTP2_P1CWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  2182. #define SDR0_SDSTP2_P1PIM_MASK 0x0F000000
  2183. #define SDR0_SDSTP2_P1PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  2184. #define SDR0_SDSTP2_P1PIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  2185. #define SDR0_SDSTP2_P1R64E_MASK 0x00800000
  2186. #define SDR0_SDSTP2_P1R64E_DISABLE 0x00000000
  2187. #define SDR0_SDSTP2_P1R64E_ENABLE 0x00800000
  2188. #define SDR0_SDSTP2_P1R64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  2189. #define SDR0_SDSTP2_P1R64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  2190. #define SDR0_SDSTP2_P1XFS_MASK 0x00600000
  2191. #define SDR0_SDSTP2_P1XFS_100_133 0x00000000
  2192. #define SDR0_SDSTP2_P1XFS_66_100 0x00200000
  2193. #define SDR0_SDSTP2_P1XFS_50_66 0x00400000
  2194. #define SDR0_SDSTP2_P1XFS_0_50 0x00600000
  2195. #define SDR0_SDSTP2_P1XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  2196. #define SDR0_SDSTP2_P1XFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  2197. #define SDR0_SDSTP2_P2AE_MASK 0x00040000
  2198. #define SDR0_SDSTP2_P2AE_DISABLE 0x00000000
  2199. #define SDR0_SDSTP2_P2AE_ENABLE 0x00040000
  2200. #define SDR0_SDSTP2_P2AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
  2201. #define SDR0_SDSTP2_P2AE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
  2202. #define SDR0_SDSTP2_P2HCE_MASK 0x00020000
  2203. #define SDR0_SDSTP2_P2HCE_DISABLE 0x00000000
  2204. #define SDR0_SDSTP2_P2HCE_ENABLE 0x00020000
  2205. #define SDR0_SDSTP2_P2HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
  2206. #define SDR0_SDSTP2_P2HCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
  2207. #define SDR0_SDSTP2_P2ISE_MASK 0x00010000
  2208. #define SDR0_SDSTP2_P2ISE_DISABLE 0x00000000
  2209. #define SDR0_SDSTP2_P2ISE_ENABLE 0x00010000
  2210. #define SDR0_SDSTP2_P2ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
  2211. #define SDR0_SDSTP2_P2ISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
  2212. #define SDR0_SDSTP2_P2CWE_MASK 0x00008000
  2213. #define SDR0_SDSTP2_P2CWE_DISABLE 0x00000000
  2214. #define SDR0_SDSTP2_P2CWE_ENABLE 0x00008000
  2215. #define SDR0_SDSTP2_P2CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
  2216. #define SDR0_SDSTP2_P2CWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
  2217. #define SDR0_SDSTP2_P2PIM_MASK 0x00007800
  2218. #define SDR0_SDSTP2_P2PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
  2219. #define SDR0_SDSTP2_P2PIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
  2220. #define SDR0_SDSTP2_P2XFS_MASK 0x00000300
  2221. #define SDR0_SDSTP2_P2XFS_100_133 0x00000000
  2222. #define SDR0_SDSTP2_P2XFS_66_100 0x00000100
  2223. #define SDR0_SDSTP2_P2XFS_50_66 0x00000200
  2224. #define SDR0_SDSTP2_P2XFS_0_50 0x00000100
  2225. #define SDR0_SDSTP2_P2XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
  2226. #define SDR0_SDSTP2_P2XFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
  2227. #define SDR0_SDSTP3 0x0023
  2228. #define SDR0_PINSTP 0x0040
  2229. #define SDR0_PINSTP_BOOTSTRAP_MASK 0xC0000000 /* Strap Bits */
  2230. #define SDR0_PINSTP_BOOTSTRAP_SETTINGS0 0x00000000 /* Default strap settings 0 (EBC boot) */
  2231. #define SDR0_PINSTP_BOOTSTRAP_SETTINGS1 0x40000000 /* Default strap settings 1 (PCI boot) */
  2232. #define SDR0_PINSTP_BOOTSTRAP_IIC_54_EN 0x80000000 /* Serial Device Enabled - Addr = 0x54 */
  2233. #define SDR0_PINSTP_BOOTSTRAP_IIC_50_EN 0xC0000000 /* Serial Device Enabled - Addr = 0x50 */
  2234. #define SDR0_SDCS 0x0060
  2235. #define SDR0_ECID0 0x0080
  2236. #define SDR0_ECID1 0x0081
  2237. #define SDR0_ECID2 0x0082
  2238. #define SDR0_JTAG 0x00C0
  2239. #define SDR0_DDR0 0x00E1
  2240. #define SDR0_DDR0_DPLLRST 0x80000000
  2241. #define SDR0_DDR0_DDRM_MASK 0x60000000
  2242. #define SDR0_DDR0_DDRM_DDR1 0x20000000
  2243. #define SDR0_DDR0_DDRM_DDR2 0x40000000
  2244. #define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
  2245. #define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
  2246. #define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
  2247. #define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
  2248. #define SDR0_UART0 0x0120
  2249. #define SDR0_UART1 0x0121
  2250. #define SDR0_UART2 0x0122
  2251. #define SDR0_UARTX_UXICS_MASK 0xF0000000
  2252. #define SDR0_UARTX_UXICS_PLB 0x20000000
  2253. #define SDR0_UARTX_UXEC_MASK 0x00800000
  2254. #define SDR0_UARTX_UXEC_INT 0x00000000
  2255. #define SDR0_UARTX_UXEC_EXT 0x00800000
  2256. #define SDR0_UARTX_UXDIV_MASK 0x000000FF
  2257. #define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  2258. #define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
  2259. #define SDR0_CP440 0x0180
  2260. #define SDR0_CP440_ERPN_MASK 0x30000000
  2261. #define SDR0_CP440_ERPN_MASK_HI 0x3000
  2262. #define SDR0_CP440_ERPN_MASK_LO 0x0000
  2263. #define SDR0_CP440_ERPN_EBC 0x10000000
  2264. #define SDR0_CP440_ERPN_EBC_HI 0x1000
  2265. #define SDR0_CP440_ERPN_EBC_LO 0x0000
  2266. #define SDR0_CP440_ERPN_PCI 0x20000000
  2267. #define SDR0_CP440_ERPN_PCI_HI 0x2000
  2268. #define SDR0_CP440_ERPN_PCI_LO 0x0000
  2269. #define SDR0_CP440_ERPN_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  2270. #define SDR0_CP440_ERPN_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  2271. #define SDR0_CP440_NTO1_MASK 0x00000002
  2272. #define SDR0_CP440_NTO1_NTOP 0x00000000
  2273. #define SDR0_CP440_NTO1_NTO1 0x00000002
  2274. #define SDR0_CP440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  2275. #define SDR0_CP440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  2276. #define SDR0_XCR0 0x01C0
  2277. #define SDR0_XCR1 0x01C3
  2278. #define SDR0_XCR2 0x01C6
  2279. #define SDR0_XCRn_PAE_MASK 0x80000000
  2280. #define SDR0_XCRn_PAE_DISABLE 0x00000000
  2281. #define SDR0_XCRn_PAE_ENABLE 0x80000000
  2282. #define SDR0_XCRn_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  2283. #define SDR0_XCRn_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  2284. #define SDR0_XCRn_PHCE_MASK 0x40000000
  2285. #define SDR0_XCRn_PHCE_DISABLE 0x00000000
  2286. #define SDR0_XCRn_PHCE_ENABLE 0x40000000
  2287. #define SDR0_XCRn_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  2288. #define SDR0_XCRn_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  2289. #define SDR0_XCRn_PISE_MASK 0x20000000
  2290. #define SDR0_XCRn_PISE_DISABLE 0x00000000
  2291. #define SDR0_XCRn_PISE_ENABLE 0x20000000
  2292. #define SDR0_XCRn_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  2293. #define SDR0_XCRn_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  2294. #define SDR0_XCRn_PCWE_MASK 0x10000000
  2295. #define SDR0_XCRn_PCWE_DISABLE 0x00000000
  2296. #define SDR0_XCRn_PCWE_ENABLE 0x10000000
  2297. #define SDR0_XCRn_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  2298. #define SDR0_XCRn_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  2299. #define SDR0_XCRn_PPIM_MASK 0x0F000000
  2300. #define SDR0_XCRn_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  2301. #define SDR0_XCRn_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  2302. #define SDR0_XCRn_PR64E_MASK 0x00800000
  2303. #define SDR0_XCRn_PR64E_DISABLE 0x00000000
  2304. #define SDR0_XCRn_PR64E_ENABLE 0x00800000
  2305. #define SDR0_XCRn_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  2306. #define SDR0_XCRn_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  2307. #define SDR0_XCRn_PXFS_MASK 0x00600000
  2308. #define SDR0_XCRn_PXFS_100_133 0x00000000
  2309. #define SDR0_XCRn_PXFS_66_100 0x00200000
  2310. #define SDR0_XCRn_PXFS_50_66 0x00400000
  2311. #define SDR0_XCRn_PXFS_0_33 0x00600000
  2312. #define SDR0_XCRn_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  2313. #define SDR0_XCRn_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  2314. #define SDR0_XPLLC0 0x01C1
  2315. #define SDR0_XPLLD0 0x01C2
  2316. #define SDR0_XPLLC1 0x01C4
  2317. #define SDR0_XPLLD1 0x01C5
  2318. #define SDR0_XPLLC2 0x01C7
  2319. #define SDR0_XPLLD2 0x01C8
  2320. #define SDR0_SRST 0x0200
  2321. #define SDR0_SLPIPE 0x0220
  2322. #define SDR0_AMP0 0x0240
  2323. #define SDR0_AMP0_PRIORITY 0xFFFF0000
  2324. #define SDR0_AMP0_ALTERNATE_PRIORITY 0x0000FF00
  2325. #define SDR0_AMP0_RESERVED_BITS_MASK 0x000000FF
  2326. #define SDR0_AMP1 0x0241
  2327. #define SDR0_AMP1_PRIORITY 0xFC000000
  2328. #define SDR0_AMP1_ALTERNATE_PRIORITY 0x0000E000
  2329. #define SDR0_AMP1_RESERVED_BITS_MASK 0x03FF1FFF
  2330. #define SDR0_MIRQ0 0x0260
  2331. #define SDR0_MIRQ1 0x0261
  2332. #define SDR0_MALTBL 0x0280
  2333. #define SDR0_MALRBL 0x02A0
  2334. #define SDR0_MALTBS 0x02C0
  2335. #define SDR0_MALRBS 0x02E0
  2336. /* Reserved for Customer Use */
  2337. #define SDR0_CUST0 0x4000
  2338. #define SDR0_CUST0_AUTONEG_MASK 0x8000000
  2339. #define SDR0_CUST0_NO_AUTONEG 0x0000000
  2340. #define SDR0_CUST0_AUTONEG 0x8000000
  2341. #define SDR0_CUST0_ETH_FORCE_MASK 0x6000000
  2342. #define SDR0_CUST0_ETH_FORCE_10MHZ 0x0000000
  2343. #define SDR0_CUST0_ETH_FORCE_100MHZ 0x2000000
  2344. #define SDR0_CUST0_ETH_FORCE_1000MHZ 0x4000000
  2345. #define SDR0_CUST0_ETH_DUPLEX_MASK 0x1000000
  2346. #define SDR0_CUST0_ETH_HALF_DUPLEX 0x0000000
  2347. #define SDR0_CUST0_ETH_FULL_DUPLEX 0x1000000
  2348. #define SDR0_SDSTP4 0x4001
  2349. #define SDR0_CUST1 0x4002
  2350. #define SDR0_SDSTP5 0x4003
  2351. #define SDR0_CUST2 0x4004
  2352. #define SDR0_SDSTP6 0x4005
  2353. #define SDR0_CUST3 0x4006
  2354. #define SDR0_SDSTP7 0x4007
  2355. #define SDR0_PFC0 0x4100
  2356. #define SDR0_PFC0_GPIO_0 0x80000000
  2357. #define SDR0_PFC0_PCIX0REQ2_N 0x00000000
  2358. #define SDR0_PFC0_GPIO_1 0x40000000
  2359. #define SDR0_PFC0_PCIX0REQ3_N 0x00000000
  2360. #define SDR0_PFC0_GPIO_2 0x20000000
  2361. #define SDR0_PFC0_PCIX0GNT2_N 0x00000000
  2362. #define SDR0_PFC0_GPIO_3 0x10000000
  2363. #define SDR0_PFC0_PCIX0GNT3_N 0x00000000
  2364. #define SDR0_PFC0_GPIO_4 0x08000000
  2365. #define SDR0_PFC0_PCIX1REQ2_N 0x00000000
  2366. #define SDR0_PFC0_GPIO_5 0x04000000
  2367. #define SDR0_PFC0_PCIX1REQ3_N 0x00000000
  2368. #define SDR0_PFC0_GPIO_6 0x02000000
  2369. #define SDR0_PFC0_PCIX1GNT2_N 0x00000000
  2370. #define SDR0_PFC0_GPIO_7 0x01000000
  2371. #define SDR0_PFC0_PCIX1GNT3_N 0x00000000
  2372. #define SDR0_PFC0_GPIO_8 0x00800000
  2373. #define SDR0_PFC0_PERREADY 0x00000000
  2374. #define SDR0_PFC0_GPIO_9 0x00400000
  2375. #define SDR0_PFC0_PERCS1_N 0x00000000
  2376. #define SDR0_PFC0_GPIO_10 0x00200000
  2377. #define SDR0_PFC0_PERCS2_N 0x00000000
  2378. #define SDR0_PFC0_GPIO_11 0x00100000
  2379. #define SDR0_PFC0_IRQ0 0x00000000
  2380. #define SDR0_PFC0_GPIO_12 0x00080000
  2381. #define SDR0_PFC0_IRQ1 0x00000000
  2382. #define SDR0_PFC0_GPIO_13 0x00040000
  2383. #define SDR0_PFC0_IRQ2 0x00000000
  2384. #define SDR0_PFC0_GPIO_14 0x00020000
  2385. #define SDR0_PFC0_IRQ3 0x00000000
  2386. #define SDR0_PFC0_GPIO_15 0x00010000
  2387. #define SDR0_PFC0_IRQ4 0x00000000
  2388. #define SDR0_PFC0_GPIO_16 0x00008000
  2389. #define SDR0_PFC0_IRQ5 0x00000000
  2390. #define SDR0_PFC0_GPIO_17 0x00004000
  2391. #define SDR0_PFC0_PERBE0_N 0x00000000
  2392. #define SDR0_PFC0_GPIO_18 0x00002000
  2393. #define SDR0_PFC0_PCI0GNT0_N 0x00000000
  2394. #define SDR0_PFC0_GPIO_19 0x00001000
  2395. #define SDR0_PFC0_PCI0GNT1_N 0x00000000
  2396. #define SDR0_PFC0_GPIO_20 0x00000800
  2397. #define SDR0_PFC0_PCI0REQ0_N 0x00000000
  2398. #define SDR0_PFC0_GPIO_21 0x00000400
  2399. #define SDR0_PFC0_PCI0REQ1_N 0x00000000
  2400. #define SDR0_PFC0_GPIO_22 0x00000200
  2401. #define SDR0_PFC0_PCI1GNT0_N 0x00000000
  2402. #define SDR0_PFC0_GPIO_23 0x00000100
  2403. #define SDR0_PFC0_PCI1GNT1_N 0x00000000
  2404. #define SDR0_PFC0_GPIO_24 0x00000080
  2405. #define SDR0_PFC0_PCI1REQ0_N 0x00000000
  2406. #define SDR0_PFC0_GPIO_25 0x00000040
  2407. #define SDR0_PFC0_PCI1REQ1_N 0x00000000
  2408. #define SDR0_PFC0_GPIO_26 0x00000020
  2409. #define SDR0_PFC0_PCI2GNT0_N 0x00000000
  2410. #define SDR0_PFC0_GPIO_27 0x00000010
  2411. #define SDR0_PFC0_PCI2GNT1_N 0x00000000
  2412. #define SDR0_PFC0_GPIO_28 0x00000008
  2413. #define SDR0_PFC0_PCI2REQ0_N 0x00000000
  2414. #define SDR0_PFC0_GPIO_29 0x00000004
  2415. #define SDR0_PFC0_PCI2REQ1_N 0x00000000
  2416. #define SDR0_PFC0_GPIO_30 0x00000002
  2417. #define SDR0_PFC0_UART1RX 0x00000000
  2418. #define SDR0_PFC0_GPIO_31 0x00000001
  2419. #define SDR0_PFC0_UART1TX 0x00000000
  2420. #define SDR0_PFC1 0x4101
  2421. #define SDR0_PFC1_UART1_CTS_RTS_MASK 0x02000000
  2422. #define SDR0_PFC1_UART1_DSR_DTR 0x00000000
  2423. #define SDR0_PFC1_UART1_CTS_RTS 0x02000000
  2424. #define SDR0_PFC1_UART2_IN_SERVICE_MASK 0x01000000
  2425. #define SDR0_PFC1_UART2_NOT_IN_SERVICE 0x00000000
  2426. #define SDR0_PFC1_UART2_IN_SERVICE 0x01000000
  2427. #define SDR0_PFC1_ETH_GIGA_MASK 0x00200000
  2428. #define SDR0_PFC1_ETH_10_100 0x00000000
  2429. #define SDR0_PFC1_ETH_GIGA 0x00200000
  2430. #define SDR0_PFC1_ETH_GIGA_ENCODE(n) ((((unsigned long)(n))&0x1)<<21)
  2431. #define SDR0_PFC1_ETH_GIGA_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  2432. #define SDR0_PFC1_CPU_TRACE_MASK 0x00180000 /* $218C */
  2433. #define SDR0_PFC1_CPU_NO_TRACE 0x00000000
  2434. #define SDR0_PFC1_CPU_TRACE 0x00080000
  2435. #define SDR0_PFC1_CPU_TRACE_ENCODE(n) ((((unsigned long)(n))&0x3)<<19) /* $218C */
  2436. #define SDR0_PFC1_CPU_TRACE_DECODE(n) ((((unsigned long)(n))>>19)&0x03) /* $218C */
  2437. #define SDR0_MFR 0x4300
  2438. #endif /* CONFIG_440SPE */
  2439. #define SDR0_SDCS_SDD (0x80000000 >> 31)
  2440. #if defined(CONFIG_440GP)
  2441. #define CPC0_STRP1_PAE_MASK (0x80000000 >> 11)
  2442. #define CPC0_STRP1_PISE_MASK (0x80000000 >> 13)
  2443. #endif /* defined(CONFIG_440GP) */
  2444. #if defined(CONFIG_440GX) || defined(CONFIG_440SP)
  2445. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 13)
  2446. #define SDR0_SDSTP1_PISE_MASK (0x80000000 >> 15)
  2447. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  2448. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  2449. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2450. #define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 21)
  2451. #define SDR0_SDSTP1_PAME_MASK (0x80000000 >> 27)
  2452. #endif /* defined(CONFIG_440EP) || defined(CONFIG_440GR) */
  2453. #define SDR0_UARTX_UXICS_MASK 0xF0000000
  2454. #define SDR0_UARTX_UXICS_PLB 0x20000000
  2455. #define SDR0_UARTX_UXEC_MASK 0x00800000
  2456. #define SDR0_UARTX_UXEC_INT 0x00000000
  2457. #define SDR0_UARTX_UXEC_EXT 0x00800000
  2458. #define SDR0_UARTX_UXDTE_MASK 0x00400000
  2459. #define SDR0_UARTX_UXDTE_DISABLE 0x00000000
  2460. #define SDR0_UARTX_UXDTE_ENABLE 0x00400000
  2461. #define SDR0_UARTX_UXDRE_MASK 0x00200000
  2462. #define SDR0_UARTX_UXDRE_DISABLE 0x00000000
  2463. #define SDR0_UARTX_UXDRE_ENABLE 0x00200000
  2464. #define SDR0_UARTX_UXDC_MASK 0x00100000
  2465. #define SDR0_UARTX_UXDC_NOTCLEARED 0x00000000
  2466. #define SDR0_UARTX_UXDC_CLEARED 0x00100000
  2467. #define SDR0_UARTX_UXDIV_MASK 0x000000FF
  2468. #define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  2469. #define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
  2470. #define SDR0_CPU440_EARV_MASK 0x30000000
  2471. #define SDR0_CPU440_EARV_EBC 0x10000000
  2472. #define SDR0_CPU440_EARV_PCI 0x20000000
  2473. #define SDR0_CPU440_EARV_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
  2474. #define SDR0_CPU440_EARV_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
  2475. #define SDR0_CPU440_NTO1_MASK 0x00000002
  2476. #define SDR0_CPU440_NTO1_NTOP 0x00000000
  2477. #define SDR0_CPU440_NTO1_NTO1 0x00000002
  2478. #define SDR0_CPU440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
  2479. #define SDR0_CPU440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
  2480. #define SDR0_XCR_PAE_MASK 0x80000000
  2481. #define SDR0_XCR_PAE_DISABLE 0x00000000
  2482. #define SDR0_XCR_PAE_ENABLE 0x80000000
  2483. #define SDR0_XCR_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
  2484. #define SDR0_XCR_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
  2485. #define SDR0_XCR_PHCE_MASK 0x40000000
  2486. #define SDR0_XCR_PHCE_DISABLE 0x00000000
  2487. #define SDR0_XCR_PHCE_ENABLE 0x40000000
  2488. #define SDR0_XCR_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  2489. #define SDR0_XCR_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  2490. #define SDR0_XCR_PISE_MASK 0x20000000
  2491. #define SDR0_XCR_PISE_DISABLE 0x00000000
  2492. #define SDR0_XCR_PISE_ENABLE 0x20000000
  2493. #define SDR0_XCR_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  2494. #define SDR0_XCR_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  2495. #define SDR0_XCR_PCWE_MASK 0x10000000
  2496. #define SDR0_XCR_PCWE_DISABLE 0x00000000
  2497. #define SDR0_XCR_PCWE_ENABLE 0x10000000
  2498. #define SDR0_XCR_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
  2499. #define SDR0_XCR_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
  2500. #define SDR0_XCR_PPIM_MASK 0x0F000000
  2501. #define SDR0_XCR_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
  2502. #define SDR0_XCR_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
  2503. #define SDR0_XCR_PR64E_MASK 0x00800000
  2504. #define SDR0_XCR_PR64E_DISABLE 0x00000000
  2505. #define SDR0_XCR_PR64E_ENABLE 0x00800000
  2506. #define SDR0_XCR_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
  2507. #define SDR0_XCR_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
  2508. #define SDR0_XCR_PXFS_MASK 0x00600000
  2509. #define SDR0_XCR_PXFS_HIGH 0x00000000
  2510. #define SDR0_XCR_PXFS_MED 0x00200000
  2511. #define SDR0_XCR_PXFS_LOW 0x00400000
  2512. #define SDR0_XCR_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
  2513. #define SDR0_XCR_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
  2514. #define SDR0_XCR_PDM_MASK 0x00000040
  2515. #define SDR0_XCR_PDM_MULTIPOINT 0x00000000
  2516. #define SDR0_XCR_PDM_P2P 0x00000040
  2517. #define SDR0_XCR_PDM_ENCODE(n) ((((unsigned long)(n))&0x01)<<19)
  2518. #define SDR0_XCR_PDM_DECODE(n) ((((unsigned long)(n))>>19)&0x01)
  2519. #define SDR0_PFC0_UART1_DSR_CTS_EN_MASK 0x00030000
  2520. #define SDR0_PFC0_GEIE_MASK 0x00003E00
  2521. #define SDR0_PFC0_GEIE_TRE 0x00003E00
  2522. #define SDR0_PFC0_GEIE_NOTRE 0x00000000
  2523. #define SDR0_PFC0_TRE_MASK 0x00000100
  2524. #define SDR0_PFC0_TRE_DISABLE 0x00000000
  2525. #define SDR0_PFC0_TRE_ENABLE 0x00000100
  2526. #define SDR0_PFC0_TRE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
  2527. #define SDR0_PFC0_TRE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
  2528. #define SDR0_PFC1_UART1_DSR_CTS_MASK 0x02000000
  2529. #define SDR0_PFC1_EPS_MASK 0x01C00000
  2530. #define SDR0_PFC1_EPS_GROUP0 0x00000000
  2531. #define SDR0_PFC1_EPS_GROUP1 0x00400000
  2532. #define SDR0_PFC1_EPS_GROUP2 0x00800000
  2533. #define SDR0_PFC1_EPS_GROUP3 0x00C00000
  2534. #define SDR0_PFC1_EPS_GROUP4 0x01000000
  2535. #define SDR0_PFC1_EPS_GROUP5 0x01400000
  2536. #define SDR0_PFC1_EPS_GROUP6 0x01800000
  2537. #define SDR0_PFC1_EPS_GROUP7 0x01C00000
  2538. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  2539. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  2540. #define SDR0_PFC1_RMII_MASK 0x00200000
  2541. #define SDR0_PFC1_RMII_100MBIT 0x00000000
  2542. #define SDR0_PFC1_RMII_10MBIT 0x00200000
  2543. #define SDR0_PFC1_RMII_ENCODE(n) ((((unsigned long)(n))&0x01)<<21)
  2544. #define SDR0_PFC1_RMII_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
  2545. #define SDR0_PFC1_CTEMS_MASK 0x00100000
  2546. #define SDR0_PFC1_CTEMS_EMS 0x00000000
  2547. #define SDR0_PFC1_CTEMS_CPUTRACE 0x00100000
  2548. #define SDR0_MFR_TAH0_MASK 0x80000000
  2549. #define SDR0_MFR_TAH0_ENABLE 0x00000000
  2550. #define SDR0_MFR_TAH0_DISABLE 0x80000000
  2551. #define SDR0_MFR_TAH1_MASK 0x40000000
  2552. #define SDR0_MFR_TAH1_ENABLE 0x00000000
  2553. #define SDR0_MFR_TAH1_DISABLE 0x40000000
  2554. #define SDR0_MFR_PCM_MASK 0x20000000
  2555. #define SDR0_MFR_PCM_PPC440GX 0x00000000
  2556. #define SDR0_MFR_PCM_PPC440GP 0x20000000
  2557. #define SDR0_MFR_ECS_MASK 0x10000000
  2558. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  2559. #define SDR0_MFR_ETH0_CLK_SEL 0x08000000 /* Ethernet0 Clock Select */
  2560. #define SDR0_MFR_ETH1_CLK_SEL 0x04000000 /* Ethernet1 Clock Select */
  2561. #define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
  2562. #define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
  2563. #define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
  2564. #define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
  2565. #define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
  2566. #define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
  2567. #define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
  2568. #define SDR0_MFR_ERRATA3_EN0 0x00800000
  2569. #define SDR0_MFR_ERRATA3_EN1 0x00400000
  2570. #if defined(CONFIG_440GX) /* test-only: only 440GX or 440SPE??? */
  2571. #define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
  2572. #define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Enable on both EMAC3 0-1 */
  2573. #define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
  2574. #define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
  2575. #define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
  2576. #endif
  2577. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2578. #define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
  2579. #define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
  2580. #define SDR0_PFC2_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<29)
  2581. #define SDR0_PFC2_EPS_DECODE(n) ((((unsigned long)(n))>>29)&0x07)
  2582. #endif
  2583. #define SDR0_MFR_ECS_MASK 0x10000000
  2584. #define SDR0_MFR_ECS_INTERNAL 0x10000000
  2585. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2586. #define SDR0_SRST0 0x200
  2587. #define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
  2588. #define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
  2589. #define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
  2590. #define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
  2591. #define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/transmitter 0 */
  2592. #define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/transmitter 1 */
  2593. #define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
  2594. #define SDR0_SRST0_USB2H 0x01000000 /* USB2.0 Host */
  2595. #define SDR0_SRST0_GPIO 0x00800000 /* General purpose I/O */
  2596. #define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
  2597. #define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
  2598. #define SDR0_SRST0_PCI 0x00100000 /* PCI */
  2599. #define SDR0_SRST0_EMAC0 0x00080000 /* Ethernet media access controller 0 */
  2600. #define SDR0_SRST0_EMAC1 0x00040000 /* Ethernet media access controller 1 */
  2601. #define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
  2602. #define SDR0_SRST0_ZMII 0x00010000 /* ZMII bridge */
  2603. #define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0 */
  2604. #define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1 */
  2605. #define SDR0_SRST0_IIC1 0x00002000 /* Inter integrated circuit 1 */
  2606. #define SDR0_SRST0_SCP 0x00001000 /* Serial communications port */
  2607. #define SDR0_SRST0_BGI 0x00000800 /* OPB to PLB bridge */
  2608. #define SDR0_SRST0_DMA 0x00000400 /* Direct memory access controller */
  2609. #define SDR0_SRST0_DMAC 0x00000200 /* DMA channel */
  2610. #define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
  2611. #define SDR0_SRST0_USB2D 0x00000080 /* USB2.0 device */
  2612. #define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
  2613. #define SDR0_SRST0_P4P3 0x00000010 /* PLB4 to PLB3 bridge */
  2614. #define SDR0_SRST0_P3P4 0x00000008 /* PLB3 to PLB4 bridge */
  2615. #define SDR0_SRST0_PLB3 0x00000004 /* PLB3 arbiter */
  2616. #define SDR0_SRST0_UART2 0x00000002 /* Universal asynchronous receiver/transmitter 2 */
  2617. #define SDR0_SRST0_UART3 0x00000001 /* Universal asynchronous receiver/transmitter 3 */
  2618. #define SDR0_SRST1 0x201
  2619. #define SDR0_SRST1_NDFC 0x80000000 /* Nand flash controller */
  2620. #define SDR0_SRST1_OPBA1 0x40000000 /* OPB Arbiter attached to PLB4 */
  2621. #define SDR0_SRST1_P4OPB0 0x20000000 /* PLB4 to OPB Bridge0 */
  2622. #define SDR0_SRST1_PLB42OPB0 SDR0_SRST1_P4OPB0
  2623. #define SDR0_SRST1_DMA4 0x10000000 /* DMA to PLB4 */
  2624. #define SDR0_SRST1_DMA4CH 0x08000000 /* DMA Channel to PLB4 */
  2625. #define SDR0_SRST1_OPBA2 0x04000000 /* OPB Arbiter attached to PLB4 USB 2.0 Host */
  2626. #define SDR0_SRST1_OPB2PLB40 0x02000000 /* OPB to PLB4 Bridge attached to USB 2.0 Host */
  2627. #define SDR0_SRST1_PLB42OPB1 0x01000000 /* PLB4 to OPB Bridge attached to USB 2.0 Host */
  2628. #define SDR0_SRST1_CPM1 0x00800000 /* Clock and Power management 1 */
  2629. #define SDR0_SRST1_UIC2 0x00400000 /* Universal Interrupt Controller 2 */
  2630. #define SDR0_SRST1_CRYP0 0x00200000 /* Security Engine */
  2631. #define SDR0_SRST1_USB20PHY 0x00100000 /* USB 2.0 Phy */
  2632. #define SDR0_SRST1_USB2HUTMI 0x00080000 /* USB 2.0 Host UTMI Interface */
  2633. #define SDR0_SRST1_USB2HPHY 0x00040000 /* USB 2.0 Host Phy Interface */
  2634. #define SDR0_SRST1_SRAM0 0x00020000 /* Internal SRAM Controller */
  2635. #define SDR0_SRST1_RGMII0 0x00010000 /* RGMII Bridge */
  2636. #define SDR0_SRST1_ETHPLL 0x00008000 /* Ethernet PLL */
  2637. #define SDR0_SRST1_FPU 0x00004000 /* Floating Point Unit */
  2638. #define SDR0_SRST1_KASU0 0x00002000 /* Kasumi Engine */
  2639. #else
  2640. #define SDR0_SRST_BGO 0x80000000
  2641. #define SDR0_SRST_PLB 0x40000000
  2642. #define SDR0_SRST_EBC 0x20000000
  2643. #define SDR0_SRST_OPB 0x10000000
  2644. #define SDR0_SRST_UART0 0x08000000
  2645. #define SDR0_SRST_UART1 0x04000000
  2646. #define SDR0_SRST_IIC0 0x02000000
  2647. #define SDR0_SRST_IIC1 0x01000000
  2648. #define SDR0_SRST_GPIO 0x00800000
  2649. #define SDR0_SRST_GPT 0x00400000
  2650. #define SDR0_SRST_DMC 0x00200000
  2651. #define SDR0_SRST_PCI 0x00100000
  2652. #define SDR0_SRST_EMAC0 0x00080000
  2653. #define SDR0_SRST_EMAC1 0x00040000
  2654. #define SDR0_SRST_CPM 0x00020000
  2655. #define SDR0_SRST_IMU 0x00010000
  2656. #define SDR0_SRST_UIC01 0x00008000
  2657. #define SDR0_SRST_UICB2 0x00004000
  2658. #define SDR0_SRST_SRAM 0x00002000
  2659. #define SDR0_SRST_EBM 0x00001000
  2660. #define SDR0_SRST_BGI 0x00000800
  2661. #define SDR0_SRST_DMA 0x00000400
  2662. #define SDR0_SRST_DMAC 0x00000200
  2663. #define SDR0_SRST_MAL 0x00000100
  2664. #define SDR0_SRST_ZMII 0x00000080
  2665. #define SDR0_SRST_GPTR 0x00000040
  2666. #define SDR0_SRST_PPM 0x00000020
  2667. #define SDR0_SRST_EMAC2 0x00000010
  2668. #define SDR0_SRST_EMAC3 0x00000008
  2669. #define SDR0_SRST_RGMII 0x00000001
  2670. #endif
  2671. /*-----------------------------------------------------------------------------+
  2672. | Clocking
  2673. +-----------------------------------------------------------------------------*/
  2674. #if !defined (CONFIG_440GX) && \
  2675. !defined(CONFIG_440EP) && !defined(CONFIG_440GR) && \
  2676. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  2677. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  2678. #define PLLSYS0_TUNE_MASK 0xffc00000 /* PLL TUNE bits */
  2679. #define PLLSYS0_FB_DIV_MASK 0x003c0000 /* Feedback divisor */
  2680. #define PLLSYS0_FWD_DIV_A_MASK 0x00038000 /* Forward divisor A */
  2681. #define PLLSYS0_FWD_DIV_B_MASK 0x00007000 /* Forward divisor B */
  2682. #define PLLSYS0_OPB_DIV_MASK 0x00000c00 /* OPB divisor */
  2683. #define PLLSYS0_EPB_DIV_MASK 0x00000300 /* EPB divisor */
  2684. #define PLLSYS0_EXTSL_MASK 0x00000080 /* PerClk feedback path */
  2685. #define PLLSYS0_RW_MASK 0x00000060 /* ROM width */
  2686. #define PLLSYS0_RL_MASK 0x00000010 /* ROM location */
  2687. #define PLLSYS0_ZMII_SEL_MASK 0x0000000c /* ZMII selection */
  2688. #define PLLSYS0_BYPASS_MASK 0x00000002 /* Bypass PLL */
  2689. #define PLLSYS0_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  2690. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  2691. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  2692. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  2693. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  2694. #else /* !CONFIG_440GX or CONFIG_440EP or CONFIG_440GR */
  2695. #define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */
  2696. #define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */
  2697. #define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */
  2698. #define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */
  2699. #define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */
  2700. #define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */
  2701. #define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */
  2702. #define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */
  2703. #define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */
  2704. #define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */
  2705. #define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
  2706. #define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */
  2707. #define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */
  2708. #define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */
  2709. #define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */
  2710. #define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
  2711. #define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
  2712. #define PRADV_MASK 0x07000000 /* Primary Divisor A */
  2713. #define PRBDV_MASK 0x07000000 /* Primary Divisor B */
  2714. #define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
  2715. #define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
  2716. #define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
  2717. #define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
  2718. #define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
  2719. /* Strap 1 Register */
  2720. #define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */
  2721. #define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
  2722. #define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
  2723. #define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
  2724. #define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
  2725. #define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
  2726. #define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
  2727. #define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
  2728. #define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */
  2729. #define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */
  2730. #define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */
  2731. #define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */
  2732. #define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */
  2733. #define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */
  2734. #define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */
  2735. #define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */
  2736. #define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */
  2737. #define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
  2738. #endif /* CONFIG_440GX */
  2739. #if defined (CONFIG_440EPX) || defined (CONFIG_440GRX)
  2740. /*--------------------------------------*/
  2741. #define CPR0_PLLC 0x40
  2742. #define CPR0_PLLC_RST_MASK 0x80000000
  2743. #define CPR0_PLLC_RST_PLLLOCKED 0x00000000
  2744. #define CPR0_PLLC_RST_PLLRESET 0x80000000
  2745. #define CPR0_PLLC_ENG_MASK 0x40000000
  2746. #define CPR0_PLLC_ENG_DISABLE 0x00000000
  2747. #define CPR0_PLLC_ENG_ENABLE 0x40000000
  2748. #define CPR0_PLLC_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
  2749. #define CPR0_PLLC_ENG_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
  2750. #define CPR0_PLLC_SRC_MASK 0x20000000
  2751. #define CPR0_PLLC_SRC_PLLOUTA 0x00000000
  2752. #define CPR0_PLLC_SRC_PLLOUTB 0x20000000
  2753. #define CPR0_PLLC_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
  2754. #define CPR0_PLLC_SRC_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
  2755. #define CPR0_PLLC_SEL_MASK 0x07000000
  2756. #define CPR0_PLLC_SEL_PLL 0x00000000
  2757. #define CPR0_PLLC_SEL_CPU 0x01000000
  2758. #define CPR0_PLLC_SEL_PER 0x05000000
  2759. #define CPR0_PLLC_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  2760. #define CPR0_PLLC_SEL_DECODE(n) ((((unsigned long)(n))>>24)&0x07)
  2761. #define CPR0_PLLC_TUNE_MASK 0x000003FF
  2762. #define CPR0_PLLC_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<0)
  2763. #define CPR0_PLLC_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x3FF)
  2764. /*--------------------------------------*/
  2765. #define CPR0_PLLD 0x60
  2766. #define CPR0_PLLD_FBDV_MASK 0x1F000000
  2767. #define CPR0_PLLD_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  2768. #define CPR0_PLLD_FBDV_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x1F)+1)
  2769. #define CPR0_PLLD_FWDVA_MASK 0x000F0000
  2770. #define CPR0_PLLD_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<16)
  2771. #define CPR0_PLLD_FWDVA_DECODE(n) ((((((unsigned long)(n))>>16)-1)&0x0F)+1)
  2772. #define CPR0_PLLD_FWDVB_MASK 0x00000700
  2773. #define CPR0_PLLD_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<8)
  2774. #define CPR0_PLLD_FWDVB_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x07)+1)
  2775. #define CPR0_PLLD_LFBDV_MASK 0x0000003F
  2776. #define CPR0_PLLD_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<0)
  2777. #define CPR0_PLLD_LFBDV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x3F)+1)
  2778. /*--------------------------------------*/
  2779. #define CPR0_PRIMAD 0x80
  2780. #define CPR0_PRIMAD_PRADV0_MASK 0x07000000
  2781. #define CPR0_PRIMAD_PRADV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  2782. #define CPR0_PRIMAD_PRADV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  2783. /*--------------------------------------*/
  2784. #define CPR0_PRIMBD 0xA0
  2785. #define CPR0_PRIMBD_PRBDV0_MASK 0x07000000
  2786. #define CPR0_PRIMBD_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  2787. #define CPR0_PRIMBD_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  2788. /*--------------------------------------*/
  2789. #if 0
  2790. #define CPR0_CPM0_ER 0xB0 /* CPM Enable Register */
  2791. #define CPR0_CPM0_FR 0xB1 /* CPM Force Register */
  2792. #define CPR0_CPM0_SR 0xB2 /* CPM Status Register */
  2793. #define CPR0_CPM0_IIC0 0x80000000 /* Inter-Intergrated Circuit0 */
  2794. #define CPR0_CPM0_IIC1 0x40000000 /* Inter-Intergrated Circuit1 */
  2795. #define CPR0_CPM0_PCI 0x20000000 /* Peripheral Component Interconnect */
  2796. #define CPR0_CPM0_USB1H 0x08000000 /* USB1.1 Host */
  2797. #define CPR0_CPM0_FPU 0x04000000 /* PPC440 FPU */
  2798. #define CPR0_CPM0_CPU 0x02000000 /* PPC440x5 Processor Core */
  2799. #define CPR0_CPM0_DMA 0x01000000 /* Direct Memory Access Controller */
  2800. #define CPR0_CPM0_BGO 0x00800000 /* PLB to OPB Bridge */
  2801. #define CPR0_CPM0_BGI 0x00400000 /* OPB to PLB Bridge */
  2802. #define CPR0_CPM0_EBC 0x00200000 /* External Bus Controller */
  2803. #define CPR0_CPM0_NDFC 0x00100000 /* Nand Flash Controller */
  2804. #define CPR0_CPM0_MADMAL 0x00080000 /* DDR SDRAM Controller or MADMAL ??? */
  2805. #define CPR0_CPM0_DMC 0x00080000 /* DDR SDRAM Controller or MADMAL ??? */
  2806. #define CPR0_CPM0_PLB4 0x00040000 /* PLB4 Arbiter */
  2807. #define CPR0_CPM0_PLB4x3x 0x00020000 /* PLB4 to PLB3 */
  2808. #define CPR0_CPM0_PLB3x4x 0x00010000 /* PLB3 to PLB4 */
  2809. #define CPR0_CPM0_PLB3 0x00008000 /* PLB3 Arbiter */
  2810. #define CPR0_CPM0_PPM 0x00002000 /* PLB Performance Monitor */
  2811. #define CPR0_CPM0_UIC1 0x00001000 /* Universal Interrupt Controller 1 */
  2812. #define CPR0_CPM0_GPIO 0x00000800 /* General Purpose IO */
  2813. #define CPR0_CPM0_GPT 0x00000400 /* General Purpose Timer */
  2814. #define CPR0_CPM0_UART0 0x00000200 /* Universal Asynchronous Rcver/Xmitter 0 */
  2815. #define CPR0_CPM0_UART1 0x00000100 /* Universal Asynchronous Rcver/Xmitter 1 */
  2816. #define CPR0_CPM0_UIC0 0x00000080 /* Universal Interrupt Controller 0 */
  2817. #define CPR0_CPM0_TMRCLK 0x00000040 /* CPU Timer */
  2818. #define CPR0_CPM0_EMC0 0x00000020 /* Ethernet 0 */
  2819. #define CPR0_CPM0_EMC1 0x00000010 /* Ethernet 1 */
  2820. #define CPR0_CPM0_UART2 0x00000008 /* Universal Asynchronous Rcver/Xmitter 2 */
  2821. #define CPR0_CPM0_UART3 0x00000004 /* Universal Asynchronous Rcver/Xmitter 3 */
  2822. #define CPR0_CPM0_USB2D 0x00000002 /* USB2.0 Device */
  2823. #define CPR0_CPM0_USB2H 0x00000001 /* USB2.0 Host */
  2824. #endif
  2825. /*--------------------------------------*/
  2826. #define CPR0_OPBD 0xC0
  2827. #define CPR0_OPBD_OPBDV0_MASK 0x03000000
  2828. #define CPR0_OPBD_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  2829. #define CPR0_OPBD_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  2830. /*--------------------------------------*/
  2831. #define CPR0_PERD 0xE0
  2832. #define CPR0_PERD_PERDV0_MASK 0x07000000
  2833. #define CPR0_PERD_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<24)
  2834. #define CPR0_PERD_PERDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x07)+1)
  2835. /*--------------------------------------*/
  2836. #define CPR0_MALD 0x100
  2837. #define CPR0_MALD_MALDV0_MASK 0x03000000
  2838. #define CPR0_MALD_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  2839. #define CPR0_MALD_MALDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  2840. /*--------------------------------------*/
  2841. #define CPR0_SPCID 0x120
  2842. #define CPR0_SPCID_SPCIDV0_MASK 0x03000000
  2843. #define CPR0_SPCID_SPCIDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
  2844. #define CPR0_SPCID_SPCIDV0_DECODE(n) ((((((unsigned long)(n))>>24)-1)&0x03)+1)
  2845. /*--------------------------------------*/
  2846. #define CPR0_ICFG 0x140
  2847. #define CPR0_ICFG_RLI_MASK 0x80000000
  2848. #define CPR0_ICFG_RLI_RESETCPR 0x00000000
  2849. #define CPR0_ICFG_RLI_PRESERVECPR 0x80000000
  2850. #define CPR0_ICFG_ICS_MASK 0x00000007
  2851. #endif /* defined (CONFIG_440EPX) || defined (CONFIG_440GRX) */
  2852. /*-----------------------------------------------------------------------------
  2853. | IIC Register Offsets
  2854. '----------------------------------------------------------------------------*/
  2855. #define IICMDBUF 0x00
  2856. #define IICSDBUF 0x02
  2857. #define IICLMADR 0x04
  2858. #define IICHMADR 0x05
  2859. #define IICCNTL 0x06
  2860. #define IICMDCNTL 0x07
  2861. #define IICSTS 0x08
  2862. #define IICEXTSTS 0x09
  2863. #define IICLSADR 0x0A
  2864. #define IICHSADR 0x0B
  2865. #define IICCLKDIV 0x0C
  2866. #define IICINTRMSK 0x0D
  2867. #define IICXFRCNT 0x0E
  2868. #define IICXTCNTLSS 0x0F
  2869. #define IICDIRECTCNTL 0x10
  2870. /*-----------------------------------------------------------------------------
  2871. | UART Register Offsets
  2872. '----------------------------------------------------------------------------*/
  2873. #define DATA_REG 0x00
  2874. #define DL_LSB 0x00
  2875. #define DL_MSB 0x01
  2876. #define INT_ENABLE 0x01
  2877. #define FIFO_CONTROL 0x02
  2878. #define LINE_CONTROL 0x03
  2879. #define MODEM_CONTROL 0x04
  2880. #define LINE_STATUS 0x05
  2881. #define MODEM_STATUS 0x06
  2882. #define SCRATCH 0x07
  2883. /*-----------------------------------------------------------------------------
  2884. | PCI Internal Registers et. al. (accessed via plb)
  2885. +----------------------------------------------------------------------------*/
  2886. #define PCIX0_CFGADR (CFG_PCI_BASE + 0x0ec00000)
  2887. #define PCIX0_CFGDATA (CFG_PCI_BASE + 0x0ec00004)
  2888. #define PCIX0_CFGBASE (CFG_PCI_BASE + 0x0ec80000)
  2889. #define PCIX0_IOBASE (CFG_PCI_BASE + 0x08000000)
  2890. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  2891. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2892. /* PCI Local Configuration Registers
  2893. --------------------------------- */
  2894. #define PCI_MMIO_LCR_BASE (CFG_PCI_BASE + 0x0f400000) /* Real => 0x0EF400000 */
  2895. /* PCI Master Local Configuration Registers */
  2896. #define PCIX0_PMM0LA (PCI_MMIO_LCR_BASE + 0x00) /* PMM0 Local Address */
  2897. #define PCIX0_PMM0MA (PCI_MMIO_LCR_BASE + 0x04) /* PMM0 Mask/Attribute */
  2898. #define PCIX0_PMM0PCILA (PCI_MMIO_LCR_BASE + 0x08) /* PMM0 PCI Low Address */
  2899. #define PCIX0_PMM0PCIHA (PCI_MMIO_LCR_BASE + 0x0C) /* PMM0 PCI High Address */
  2900. #define PCIX0_PMM1LA (PCI_MMIO_LCR_BASE + 0x10) /* PMM1 Local Address */
  2901. #define PCIX0_PMM1MA (PCI_MMIO_LCR_BASE + 0x14) /* PMM1 Mask/Attribute */
  2902. #define PCIX0_PMM1PCILA (PCI_MMIO_LCR_BASE + 0x18) /* PMM1 PCI Low Address */
  2903. #define PCIX0_PMM1PCIHA (PCI_MMIO_LCR_BASE + 0x1C) /* PMM1 PCI High Address */
  2904. #define PCIX0_PMM2LA (PCI_MMIO_LCR_BASE + 0x20) /* PMM2 Local Address */
  2905. #define PCIX0_PMM2MA (PCI_MMIO_LCR_BASE + 0x24) /* PMM2 Mask/Attribute */
  2906. #define PCIX0_PMM2PCILA (PCI_MMIO_LCR_BASE + 0x28) /* PMM2 PCI Low Address */
  2907. #define PCIX0_PMM2PCIHA (PCI_MMIO_LCR_BASE + 0x2C) /* PMM2 PCI High Address */
  2908. /* PCI Target Local Configuration Registers */
  2909. #define PCIX0_PTM1MS (PCI_MMIO_LCR_BASE + 0x30) /* PTM1 Memory Size/Attribute */
  2910. #define PCIX0_PTM1LA (PCI_MMIO_LCR_BASE + 0x34) /* PTM1 Local Addr. Reg */
  2911. #define PCIX0_PTM2MS (PCI_MMIO_LCR_BASE + 0x38) /* PTM2 Memory Size/Attribute */
  2912. #define PCIX0_PTM2LA (PCI_MMIO_LCR_BASE + 0x3C) /* PTM2 Local Addr. Reg */
  2913. #else
  2914. #define PCIX0_VENDID (PCIX0_CFGBASE + PCI_VENDOR_ID )
  2915. #define PCIX0_DEVID (PCIX0_CFGBASE + PCI_DEVICE_ID )
  2916. #define PCIX0_CMD (PCIX0_CFGBASE + PCI_COMMAND )
  2917. #define PCIX0_STATUS (PCIX0_CFGBASE + PCI_STATUS )
  2918. #define PCIX0_REVID (PCIX0_CFGBASE + PCI_REVISION_ID )
  2919. #define PCIX0_CLS (PCIX0_CFGBASE + PCI_CLASS_CODE)
  2920. #define PCIX0_CACHELS (PCIX0_CFGBASE + PCI_CACHE_LINE_SIZE )
  2921. #define PCIX0_LATTIM (PCIX0_CFGBASE + PCI_LATENCY_TIMER )
  2922. #define PCIX0_HDTYPE (PCIX0_CFGBASE + PCI_HEADER_TYPE )
  2923. #define PCIX0_BIST (PCIX0_CFGBASE + PCI_BIST )
  2924. #define PCIX0_BAR0 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_0 )
  2925. #define PCIX0_BAR1 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_1 )
  2926. #define PCIX0_BAR2 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_2 )
  2927. #define PCIX0_BAR3 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_3 )
  2928. #define PCIX0_BAR4 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_4 )
  2929. #define PCIX0_BAR5 (PCIX0_CFGBASE + PCI_BASE_ADDRESS_5 )
  2930. #define PCIX0_CISPTR (PCIX0_CFGBASE + PCI_CARDBUS_CIS )
  2931. #define PCIX0_SBSYSVID (PCIX0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
  2932. #define PCIX0_SBSYSID (PCIX0_CFGBASE + PCI_SUBSYSTEM_ID )
  2933. #define PCIX0_EROMBA (PCIX0_CFGBASE + PCI_ROM_ADDRESS )
  2934. #define PCIX0_CAP (PCIX0_CFGBASE + PCI_CAPABILITY_LIST )
  2935. #define PCIX0_RES0 (PCIX0_CFGBASE + 0x0035 )
  2936. #define PCIX0_RES1 (PCIX0_CFGBASE + 0x0036 )
  2937. #define PCIX0_RES2 (PCIX0_CFGBASE + 0x0038 )
  2938. #define PCIX0_INTLN (PCIX0_CFGBASE + PCI_INTERRUPT_LINE )
  2939. #define PCIX0_INTPN (PCIX0_CFGBASE + PCI_INTERRUPT_PIN )
  2940. #define PCIX0_MINGNT (PCIX0_CFGBASE + PCI_MIN_GNT )
  2941. #define PCIX0_MAXLTNCY (PCIX0_CFGBASE + PCI_MAX_LAT )
  2942. #define PCIX0_BRDGOPT1 (PCIX0_CFGBASE + 0x0040)
  2943. #define PCIX0_BRDGOPT2 (PCIX0_CFGBASE + 0x0044)
  2944. #define PCIX0_POM0LAL (PCIX0_CFGBASE + 0x0068)
  2945. #define PCIX0_POM0LAH (PCIX0_CFGBASE + 0x006c)
  2946. #define PCIX0_POM0SA (PCIX0_CFGBASE + 0x0070)
  2947. #define PCIX0_POM0PCIAL (PCIX0_CFGBASE + 0x0074)
  2948. #define PCIX0_POM0PCIAH (PCIX0_CFGBASE + 0x0078)
  2949. #define PCIX0_POM1LAL (PCIX0_CFGBASE + 0x007c)
  2950. #define PCIX0_POM1LAH (PCIX0_CFGBASE + 0x0080)
  2951. #define PCIX0_POM1SA (PCIX0_CFGBASE + 0x0084)
  2952. #define PCIX0_POM1PCIAL (PCIX0_CFGBASE + 0x0088)
  2953. #define PCIX0_POM1PCIAH (PCIX0_CFGBASE + 0x008c)
  2954. #define PCIX0_POM2SA (PCIX0_CFGBASE + 0x0090)
  2955. #define PCIX0_PIM0SA (PCIX0_CFGBASE + 0x0098)
  2956. #define PCIX0_PIM0LAL (PCIX0_CFGBASE + 0x009c)
  2957. #define PCIX0_PIM0LAH (PCIX0_CFGBASE + 0x00a0)
  2958. #define PCIX0_PIM1SA (PCIX0_CFGBASE + 0x00a4)
  2959. #define PCIX0_PIM1LAL (PCIX0_CFGBASE + 0x00a8)
  2960. #define PCIX0_PIM1LAH (PCIX0_CFGBASE + 0x00ac)
  2961. #define PCIX0_PIM2SA (PCIX0_CFGBASE + 0x00b0)
  2962. #define PCIX0_PIM2LAL (PCIX0_CFGBASE + 0x00b4)
  2963. #define PCIX0_PIM2LAH (PCIX0_CFGBASE + 0x00b8)
  2964. #define PCIX0_STS (PCIX0_CFGBASE + 0x00e0)
  2965. #endif /* !defined(CONFIG_440EP) !defined(CONFIG_440GR) */
  2966. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  2967. /* USB2.0 Device */
  2968. #define USB2D0_BASE CFG_USB2D0_BASE
  2969. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000)
  2970. #define USB2D0_INTRIN (USB2D0_BASE + 0x00000000) /* Interrupt register for Endpoint 0 plus IN Endpoints 1 to 3 */
  2971. #define USB2D0_POWER (USB2D0_BASE + 0x00000000) /* Power management register */
  2972. #define USB2D0_FADDR (USB2D0_BASE + 0x00000000) /* Function address register */
  2973. #define USB2D0_INTRINE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for USB2D0_INTRIN */
  2974. #define USB2D0_INTROUT (USB2D0_BASE + 0x00000000) /* Interrupt register for OUT Endpoints 1 to 3 */
  2975. #define USB2D0_INTRUSBE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for USB2D0_INTRUSB */
  2976. #define USB2D0_INTRUSB (USB2D0_BASE + 0x00000000) /* Interrupt register for common USB interrupts */
  2977. #define USB2D0_INTROUTE (USB2D0_BASE + 0x00000000) /* Interrupt enable register for IntrOut */
  2978. #define USB2D0_TSTMODE (USB2D0_BASE + 0x00000000) /* Enables the USB 2.0 test modes */
  2979. #define USB2D0_INDEX (USB2D0_BASE + 0x00000000) /* Index register for selecting the Endpoint status/control registers */
  2980. #define USB2D0_FRAME (USB2D0_BASE + 0x00000000) /* Frame number */
  2981. #define USB2D0_INCSR0 (USB2D0_BASE + 0x00000000) /* Control Status register for Endpoint 0. (Index register set to select Endpoint 0) */
  2982. #define USB2D0_INCSR (USB2D0_BASE + 0x00000000) /* Control Status register for IN Endpoint. (Index register set to select Endpoints 13) */
  2983. #define USB2D0_INMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet size for IN Endpoint. (Index register set to select Endpoints 13) */
  2984. #define USB2D0_OUTCSR (USB2D0_BASE + 0x00000000) /* Control Status register for OUT Endpoint. (Index register set to select Endpoints 13) */
  2985. #define USB2D0_OUTMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet size for OUT Endpoint. (Index register set to select Endpoints 13) */
  2986. #define USB2D0_OUTCOUNT0 (USB2D0_BASE + 0x00000000) /* Number of received bytes in Endpoint 0 FIFO. (Index register set to select Endpoint 0) */
  2987. #define USB2D0_OUTCOUNT (USB2D0_BASE + 0x00000000) /* Number of bytes in OUT Endpoint FIFO. (Index register set to select Endpoints 13) */
  2988. #endif
  2989. /******************************************************************************
  2990. * GPIO macro register defines
  2991. ******************************************************************************/
  2992. #define GPIO0 0
  2993. #define GPIO1 1
  2994. #if defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
  2995. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  2996. #define GPIO0_BASE (CFG_PERIPHERAL_BASE+0x00000700)
  2997. #define GPIO0_OR (GPIO0_BASE+0x0)
  2998. #define GPIO0_TCR (GPIO0_BASE+0x4)
  2999. #define GPIO0_ODR (GPIO0_BASE+0x18)
  3000. #define GPIO0_IR (GPIO0_BASE+0x1C)
  3001. #endif /* CONFIG_440GP */
  3002. #if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
  3003. defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  3004. #define GPIO0_BASE (CFG_PERIPHERAL_BASE+0x00000B00)
  3005. #define GPIO1_BASE (CFG_PERIPHERAL_BASE+0x00000C00)
  3006. /* Offsets */
  3007. #define GPIOx_OR 0x00 /* GPIO Output Register */
  3008. #define GPIOx_TCR 0x04 /* GPIO Three-State Control Register */
  3009. #define GPIOx_OSL 0x08 /* GPIO Output Select Register (Bits 0-31) */
  3010. #define GPIOx_OSH 0x0C /* GPIO Ouput Select Register (Bits 32-63) */
  3011. #define GPIOx_TSL 0x10 /* GPIO Three-State Select Register (Bits 0-31) */
  3012. #define GPIOx_TSH 0x14 /* GPIO Three-State Select Register (Bits 32-63) */
  3013. #define GPIOx_ODR 0x18 /* GPIO Open drain Register */
  3014. #define GPIOx_IR 0x1C /* GPIO Input Register */
  3015. #define GPIOx_RR1 0x20 /* GPIO Receive Register 1 */
  3016. #define GPIOx_RR2 0x24 /* GPIO Receive Register 2 */
  3017. #define GPIOx_RR3 0x28 /* GPIO Receive Register 3 */
  3018. #define GPIOx_IS1L 0x30 /* GPIO Input Select Register 1 (Bits 0-31) */
  3019. #define GPIOx_IS1H 0x34 /* GPIO Input Select Register 1 (Bits 32-63) */
  3020. #define GPIOx_IS2L 0x38 /* GPIO Input Select Register 2 (Bits 0-31) */
  3021. #define GPIOx_IS2H 0x3C /* GPIO Input Select Register 2 (Bits 32-63) */
  3022. #define GPIOx_IS3L 0x40 /* GPIO Input Select Register 3 (Bits 0-31) */
  3023. #define GPIOx_IS3H 0x44 /* GPIO Input Select Register 3 (Bits 32-63) */
  3024. #define GPIO_OS(x) (x+GPIOx_OSL) /* GPIO Output Register High or Low */
  3025. #define GPIO_TS(x) (x+GPIOx_TSL) /* GPIO Three-state Control Reg High or Low */
  3026. #define GPIO_IS1(x) (x+GPIOx_IS1L) /* GPIO Input register1 High or Low */
  3027. #define GPIO_IS2(x) (x+GPIOx_IS2L) /* GPIO Input register2 High or Low */
  3028. #define GPIO_IS3(x) (x+GPIOx_IS3L) /* GPIO Input register3 High or Low */
  3029. #define GPIO0_OR (GPIO0_BASE+0x0)
  3030. #define GPIO0_TCR (GPIO0_BASE+0x4)
  3031. #define GPIO0_OSRL (GPIO0_BASE+0x8)
  3032. #define GPIO0_OSRH (GPIO0_BASE+0xC)
  3033. #define GPIO0_TSRL (GPIO0_BASE+0x10)
  3034. #define GPIO0_TSRH (GPIO0_BASE+0x14)
  3035. #define GPIO0_ODR (GPIO0_BASE+0x18)
  3036. #define GPIO0_IR (GPIO0_BASE+0x1C)
  3037. #define GPIO0_RR1 (GPIO0_BASE+0x20)
  3038. #define GPIO0_RR2 (GPIO0_BASE+0x24)
  3039. #define GPIO0_RR3 (GPIO0_BASE+0x28)
  3040. #define GPIO0_ISR1L (GPIO0_BASE+0x30)
  3041. #define GPIO0_ISR1H (GPIO0_BASE+0x34)
  3042. #define GPIO0_ISR2L (GPIO0_BASE+0x38)
  3043. #define GPIO0_ISR2H (GPIO0_BASE+0x3C)
  3044. #define GPIO0_ISR3L (GPIO0_BASE+0x40)
  3045. #define GPIO0_ISR3H (GPIO0_BASE+0x44)
  3046. #define GPIO1_OR (GPIO1_BASE+0x0)
  3047. #define GPIO1_TCR (GPIO1_BASE+0x4)
  3048. #define GPIO1_OSRL (GPIO1_BASE+0x8)
  3049. #define GPIO1_OSRH (GPIO1_BASE+0xC)
  3050. #define GPIO1_TSRL (GPIO1_BASE+0x10)
  3051. #define GPIO1_TSRH (GPIO1_BASE+0x14)
  3052. #define GPIO1_ODR (GPIO1_BASE+0x18)
  3053. #define GPIO1_IR (GPIO1_BASE+0x1C)
  3054. #define GPIO1_RR1 (GPIO1_BASE+0x20)
  3055. #define GPIO1_RR2 (GPIO1_BASE+0x24)
  3056. #define GPIO1_RR3 (GPIO1_BASE+0x28)
  3057. #define GPIO1_ISR1L (GPIO1_BASE+0x30)
  3058. #define GPIO1_ISR1H (GPIO1_BASE+0x34)
  3059. #define GPIO1_ISR2L (GPIO1_BASE+0x38)
  3060. #define GPIO1_ISR2H (GPIO1_BASE+0x3C)
  3061. #define GPIO1_ISR3L (GPIO1_BASE+0x40)
  3062. #define GPIO1_ISR3H (GPIO1_BASE+0x44)
  3063. #endif
  3064. /*
  3065. * Macros for accessing the indirect EBC registers
  3066. */
  3067. #define mtebc(reg, data) do { mtdcr(ebccfga,reg);mtdcr(ebccfgd,data); } while (0)
  3068. #define mfebc(reg, data) do { mtdcr(ebccfga,reg);data = mfdcr(ebccfgd); } while (0)
  3069. /*
  3070. * Macros for accessing the indirect SDRAM controller registers
  3071. */
  3072. #define mtsdram(reg, data) do { mtdcr(memcfga,reg);mtdcr(memcfgd,data); } while (0)
  3073. #define mfsdram(reg, data) do { mtdcr(memcfga,reg);data = mfdcr(memcfgd); } while (0)
  3074. /*
  3075. * Macros for accessing the indirect clocking controller registers
  3076. */
  3077. #define mtclk(reg, data) do { mtdcr(clkcfga,reg);mtdcr(clkcfgd,data); } while (0)
  3078. #define mfclk(reg, data) do { mtdcr(clkcfga,reg);data = mfdcr(clkcfgd); } while (0)
  3079. /*
  3080. * Macros for accessing the sdr controller registers
  3081. */
  3082. #define mtsdr(reg, data) do { mtdcr(sdrcfga,reg);mtdcr(sdrcfgd,data); } while (0)
  3083. #define mfsdr(reg, data) do { mtdcr(sdrcfga,reg);data = mfdcr(sdrcfgd); } while (0)
  3084. /*
  3085. * All 44x except 440GP have CPR registers (indirect DCR)
  3086. */
  3087. #if !defined(CONFIG_440GP)
  3088. #define CPR0_CFGADDR 0x00C
  3089. #define CPR0_CFGDATA 0x00D
  3090. #define mtcpr(reg, data) do { \
  3091. mtdcr(CPR0_CFGADDR, reg); \
  3092. mtdcr(CPR0_CFGDATA, data); \
  3093. } while (0)
  3094. #define mfcpr(reg, data) do { \
  3095. mtdcr(CPR0_CFGADDR, reg); \
  3096. data = mfdcr(CPR0_CFGDATA); \
  3097. } while (0)
  3098. #endif
  3099. #ifndef __ASSEMBLY__
  3100. typedef struct {
  3101. unsigned long pllFwdDivA;
  3102. unsigned long pllFwdDivB;
  3103. unsigned long pllFbkDiv;
  3104. unsigned long pllOpbDiv;
  3105. unsigned long pllPciDiv;
  3106. unsigned long pllExtBusDiv;
  3107. unsigned long freqVCOMhz; /* in MHz */
  3108. unsigned long freqProcessor;
  3109. unsigned long freqTmrClk;
  3110. unsigned long freqPLB;
  3111. unsigned long freqOPB;
  3112. unsigned long freqEPB;
  3113. unsigned long freqPCI;
  3114. #ifdef CONFIG_440SPE
  3115. unsigned long freqDDR;
  3116. #endif
  3117. unsigned long pciIntArbEn; /* Internal PCI arbiter is enabled */
  3118. unsigned long pciClkSync; /* PCI clock is synchronous */
  3119. } PPC440_SYS_INFO;
  3120. #endif /* _ASMLANGUAGE */
  3121. #define RESET_VECTOR 0xfffffffc
  3122. #define CACHELINE_MASK (CFG_CACHELINE_SIZE - 1) /* Address mask for */
  3123. /* cache line aligned data. */
  3124. #endif /* __PPC440_H__ */