lwmon5.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. /************************************************************************
  21. * lwmon5.h - configuration for lwmon5 board
  22. ***********************************************************************/
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*-----------------------------------------------------------------------
  26. * High Level Configuration Options
  27. *----------------------------------------------------------------------*/
  28. #define CONFIG_LWMON5 1 /* Board is lwmon5 */
  29. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  30. #define CONFIG_4xx 1 /* ... PPC4xx family */
  31. #define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
  32. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  33. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  34. #define CONFIG_ADD_RAM_INFO 1 /* Print additional info */
  35. /*-----------------------------------------------------------------------
  36. * Base addresses -- Note these are effective addresses where the
  37. * actual resources get mapped (not physical addresses)
  38. *----------------------------------------------------------------------*/
  39. #define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
  40. #define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
  41. #define CFG_BOOT_BASE_ADDR 0xf0000000
  42. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  43. #define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
  44. #define CFG_MONITOR_BASE TEXT_BASE
  45. #define CFG_LIME_BASE_0 0xc0000000
  46. #define CFG_LIME_BASE_1 0xc1000000
  47. #define CFG_LIME_BASE_2 0xc2000000
  48. #define CFG_LIME_BASE_3 0xc3000000
  49. #define CFG_FPGA_BASE_0 0xc4000000
  50. #define CFG_FPGA_BASE_1 0xc4200000
  51. #define CFG_OCM_BASE 0xe0010000 /* ocm */
  52. #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
  53. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  54. #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
  55. #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
  56. #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
  57. /* Don't change either of these */
  58. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
  59. #define CFG_USB2D0_BASE 0xe0000100
  60. #define CFG_USB_DEVICE 0xe0000000
  61. #define CFG_USB_HOST 0xe0000400
  62. /*-----------------------------------------------------------------------
  63. * Initial RAM & stack pointer
  64. *----------------------------------------------------------------------*/
  65. /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
  66. #define CFG_INIT_RAM_OCM 1 /* OCM as init ram */
  67. #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
  68. #define CFG_INIT_RAM_END (4 << 10)
  69. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  70. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  71. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  72. /*-----------------------------------------------------------------------
  73. * Serial Port
  74. *----------------------------------------------------------------------*/
  75. #undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */
  76. #define CONFIG_BAUDRATE 115200
  77. #define CONFIG_SERIAL_MULTI 1
  78. /* define this if you want console on UART1 */
  79. #define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */
  80. #define CFG_BAUDRATE_TABLE \
  81. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  82. /*-----------------------------------------------------------------------
  83. * Environment
  84. *----------------------------------------------------------------------*/
  85. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  86. /*-----------------------------------------------------------------------
  87. * FLASH related
  88. *----------------------------------------------------------------------*/
  89. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  90. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  91. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  92. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  93. #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  94. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  95. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  96. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  97. #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
  98. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  99. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  100. #define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  101. #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
  102. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  103. /* Address and size of Redundant Environment Sector */
  104. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
  105. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  106. /*-----------------------------------------------------------------------
  107. * DDR SDRAM
  108. *----------------------------------------------------------------------*/
  109. #define CFG_MBYTES_SDRAM (256) /* 256MB */
  110. #define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
  111. #define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */
  112. #if 0 /* test-only: disable ECC for now */
  113. #define CONFIG_DDR_ECC 1 /* enable ECC */
  114. #endif
  115. /*-----------------------------------------------------------------------
  116. * I2C
  117. *----------------------------------------------------------------------*/
  118. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  119. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  120. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  121. #define CFG_I2C_SLAVE 0x7F
  122. #define CFG_I2C_MULTI_EEPROMS
  123. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  124. #define CFG_I2C_EEPROM_ADDR_LEN 1
  125. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  126. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  127. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  128. #define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */
  129. #define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
  130. #define CONFIG_PREBOOT "echo;" \
  131. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  132. "echo"
  133. #undef CONFIG_BOOTARGS
  134. #define CONFIG_EXTRA_ENV_SETTINGS \
  135. "hostname=lwmon5\0" \
  136. "netdev=eth0\0" \
  137. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  138. "nfsroot=${serverip}:${rootpath}\0" \
  139. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  140. "addip=setenv bootargs ${bootargs} " \
  141. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  142. ":${hostname}:${netdev}:off panic=1\0" \
  143. "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
  144. "flash_nfs=run nfsargs addip addtty;" \
  145. "bootm ${kernel_addr}\0" \
  146. "flash_self=run ramargs addip addtty;" \
  147. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  148. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  149. "bootm\0" \
  150. "rootpath=/opt/eldk/ppc_4xxFP\0" \
  151. "bootfile=/tftpboot/lwmon5/uImage\0" \
  152. "kernel_addr=FC000000\0" \
  153. "ramdisk_addr=FC180000\0" \
  154. "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
  155. "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
  156. "cp.b 200000 FFF80000 80000\0" \
  157. "upd=run load;run update\0" \
  158. ""
  159. #define CONFIG_BOOTCOMMAND "run flash_self"
  160. #if 0
  161. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  162. #else
  163. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  164. #endif
  165. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  166. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  167. #define CONFIG_IBM_EMAC4_V4 1
  168. #define CONFIG_MII 1 /* MII PHY management */
  169. #define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
  170. #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
  171. #define CONFIG_HAS_ETH0
  172. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
  173. #define CONFIG_NET_MULTI 1
  174. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  175. #define CONFIG_PHY1_ADDR 1
  176. /* USB */
  177. #ifdef CONFIG_440EPX
  178. #define CONFIG_USB_OHCI
  179. #define CONFIG_USB_STORAGE
  180. /* Comment this out to enable USB 1.1 device */
  181. #define USB_2_0_DEVICE
  182. #define CMD_USB CFG_CMD_USB
  183. #else
  184. #define CMD_USB 0 /* no USB on 440GRx */
  185. #endif /* CONFIG_440EPX */
  186. /* Partitions */
  187. #define CONFIG_MAC_PARTITION
  188. #define CONFIG_DOS_PARTITION
  189. #define CONFIG_ISO_PARTITION
  190. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  191. CFG_CMD_ASKENV | \
  192. CFG_CMD_DATE | \
  193. CFG_CMD_DHCP | \
  194. CFG_CMD_DIAG | \
  195. CFG_CMD_EEPROM | \
  196. CFG_CMD_ELF | \
  197. CFG_CMD_FAT | \
  198. CFG_CMD_I2C | \
  199. CFG_CMD_IRQ | \
  200. CFG_CMD_MII | \
  201. CFG_CMD_NET | \
  202. CFG_CMD_NFS | \
  203. CFG_CMD_PCI | \
  204. CFG_CMD_PING | \
  205. CFG_CMD_REGINFO | \
  206. CFG_CMD_SDRAM | \
  207. CMD_USB)
  208. #define CONFIG_SUPPORT_VFAT
  209. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  210. #include <cmd_confdefs.h>
  211. /*-----------------------------------------------------------------------
  212. * Miscellaneous configurable options
  213. *----------------------------------------------------------------------*/
  214. #define CFG_LONGHELP /* undef to save memory */
  215. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  216. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  217. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  218. #else
  219. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  220. #endif
  221. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  222. #define CFG_MAXARGS 16 /* max number of command args */
  223. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  224. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  225. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  226. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  227. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  228. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  229. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  230. #define CONFIG_LOOPW 1 /* enable loopw command */
  231. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  232. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  233. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  234. /*-----------------------------------------------------------------------
  235. * PCI stuff
  236. *----------------------------------------------------------------------*/
  237. /* General PCI */
  238. #define CONFIG_PCI /* include pci support */
  239. #undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
  240. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  241. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
  242. /* Board-specific PCI */
  243. #define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
  244. #define CFG_PCI_TARGET_INIT
  245. #define CFG_PCI_MASTER_INIT
  246. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  247. #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
  248. #define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
  249. /*
  250. * For booting Linux, the board info and command line data
  251. * have to be in the first 8 MB of memory, since this is
  252. * the maximum mapped by the Linux kernel during initialization.
  253. */
  254. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  255. /*-----------------------------------------------------------------------
  256. * External Bus Controller (EBC) Setup
  257. *----------------------------------------------------------------------*/
  258. #define CFG_FLASH CFG_FLASH_BASE
  259. /* Memory Bank 0 (NOR-FLASH) initialization */
  260. #define CFG_EBC_PB0AP 0x03050200
  261. #define CFG_EBC_PB0CR (CFG_FLASH | 0xdc000)
  262. /* Memory Bank 1 (Lime) initialization */
  263. #define CFG_EBC_PB1AP 0x01004380
  264. #define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000)
  265. /* Memory Bank 2 (FPGA) initialization */
  266. #define CFG_EBC_PB2AP 0x01004400
  267. #define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000)
  268. /* Memory Bank 3 (FPGA2) initialization */
  269. #define CFG_EBC_PB3AP 0x01004400
  270. #define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000)
  271. #define CFG_EBC_CFG 0xb8400000
  272. /*-----------------------------------------------------------------------
  273. * GPIO Setup
  274. *----------------------------------------------------------------------*/
  275. #define CFG_GPIO_PHY1_RST 12
  276. #define CFG_GPIO_FLASH_WP 14
  277. #define CFG_GPIO_PHY0_RST 22
  278. #define CFG_GPIO_HUB_RST 50
  279. #define CFG_GPIO_WATCHDOG 58
  280. #define CFG_GPIO_LIME_S 59
  281. #define CFG_GPIO_LIME_RST 60
  282. /*-----------------------------------------------------------------------
  283. * PPC440 GPIO Configuration
  284. */
  285. #define CFG_440_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  286. { \
  287. /* GPIO Core 0 */ \
  288. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
  289. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
  290. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
  291. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
  292. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
  293. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
  294. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
  295. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
  296. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
  297. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
  298. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
  299. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
  300. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
  301. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
  302. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
  303. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
  304. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
  305. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
  306. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
  307. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
  308. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
  309. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
  310. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
  311. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
  312. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
  313. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
  314. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
  315. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
  316. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
  317. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
  318. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
  319. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
  320. }, \
  321. { \
  322. /* GPIO Core 1 */ \
  323. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
  324. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
  325. {GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  326. {GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  327. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
  328. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
  329. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  330. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  331. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
  332. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
  333. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
  334. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
  335. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
  336. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
  337. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
  338. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
  339. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
  340. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \
  341. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  342. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  343. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  344. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO53 Unselect via TraceSelect Bit */ \
  345. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  346. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
  347. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  348. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
  349. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO58 Unselect via TraceSelect Bit */ \
  350. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  351. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  352. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  353. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  354. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  355. } \
  356. }
  357. /*-----------------------------------------------------------------------
  358. * Cache Configuration
  359. *----------------------------------------------------------------------*/
  360. #define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
  361. #define CFG_CACHELINE_SIZE 32 /* ... */
  362. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  363. #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  364. #endif
  365. /*
  366. * Internal Definitions
  367. *
  368. * Boot Flags
  369. */
  370. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  371. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  372. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  373. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  374. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  375. #endif
  376. #endif /* __CONFIG_H */