sdram.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * (C) Copyright 2006
  3. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  4. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  5. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  6. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  7. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef _SPD_SDRAM_DENALI_H_
  25. #define _SPD_SDRAM_DENALI_H_
  26. #define ppcMsync sync
  27. #define ppcMbar eieio
  28. /* General definitions */
  29. #define MAX_SPD_BYTE 128 /* highest SPD byte # to read */
  30. #define DENALI_REG_NUMBER 45 /* 45 Regs in PPC440EPx Denali Core */
  31. #define SUPPORTED_DIMMS_NB 7 /* Number of supported DIMM modules types */
  32. #define SDRAM_NONE 0 /* No DIMM detected in Slot */
  33. #define MAXRANKS 2 /* 2 ranks maximum */
  34. /* Supported PLB Frequencies */
  35. #define PLB_FREQ_133MHZ 133333333
  36. #define PLB_FREQ_152MHZ 152000000
  37. #define PLB_FREQ_160MHZ 160000000
  38. #define PLB_FREQ_166MHZ 166666666
  39. /* Denali Core Registers */
  40. #define SDRAM_DCR_BASE 0x10
  41. #define DDR_DCR_BASE 0x10
  42. #define ddrcfga (DDR_DCR_BASE+0x0) /* DDR configuration address reg */
  43. #define ddrcfgd (DDR_DCR_BASE+0x1) /* DDR configuration data reg */
  44. /*-----------------------------------------------------------------------------+
  45. | Values for ddrcfga register - indirect addressing of these regs
  46. +-----------------------------------------------------------------------------*/
  47. #define DDR0_00 0x00
  48. #define DDR0_00_INT_ACK_MASK 0x7F000000 /* Write only */
  49. #define DDR0_00_INT_ACK_ALL 0x7F000000
  50. #define DDR0_00_INT_ACK_ENCODE(n) ((((unsigned long)(n))&0x7F)<<24)
  51. #define DDR0_00_INT_ACK_DECODE(n) ((((unsigned long)(n))>>24)&0x7F)
  52. /* Status */
  53. #define DDR0_00_INT_STATUS_MASK 0x00FF0000 /* Read only */
  54. /* Bit0. A single access outside the defined PHYSICAL memory space detected. */
  55. #define DDR0_00_INT_STATUS_BIT0 0x00010000
  56. /* Bit1. Multiple accesses outside the defined PHYSICAL memory space detected. */
  57. #define DDR0_00_INT_STATUS_BIT1 0x00020000
  58. /* Bit2. Single correctable ECC event detected */
  59. #define DDR0_00_INT_STATUS_BIT2 0x00040000
  60. /* Bit3. Multiple correctable ECC events detected. */
  61. #define DDR0_00_INT_STATUS_BIT3 0x00080000
  62. /* Bit4. Single uncorrectable ECC event detected. */
  63. #define DDR0_00_INT_STATUS_BIT4 0x00100000
  64. /* Bit5. Multiple uncorrectable ECC events detected. */
  65. #define DDR0_00_INT_STATUS_BIT5 0x00200000
  66. /* Bit6. DRAM initialization complete. */
  67. #define DDR0_00_INT_STATUS_BIT6 0x00400000
  68. /* Bit7. Logical OR of all lower bits. */
  69. #define DDR0_00_INT_STATUS_BIT7 0x00800000
  70. #define DDR0_00_INT_STATUS_ENCODE(n) ((((unsigned long)(n))&0xFF)<<16)
  71. #define DDR0_00_INT_STATUS_DECODE(n) ((((unsigned long)(n))>>16)&0xFF)
  72. #define DDR0_00_DLL_INCREMENT_MASK 0x00007F00
  73. #define DDR0_00_DLL_INCREMENT_ENCODE(n) ((((unsigned long)(n))&0x7F)<<8)
  74. #define DDR0_00_DLL_INCREMENT_DECODE(n) ((((unsigned long)(n))>>8)&0x7F)
  75. #define DDR0_00_DLL_START_POINT_MASK 0x0000007F
  76. #define DDR0_00_DLL_START_POINT_ENCODE(n) ((((unsigned long)(n))&0x7F)<<0)
  77. #define DDR0_00_DLL_START_POINT_DECODE(n) ((((unsigned long)(n))>>0)&0x7F)
  78. #define DDR0_01 0x01
  79. #define DDR0_01_PLB0_DB_CS_LOWER_MASK 0x1F000000
  80. #define DDR0_01_PLB0_DB_CS_LOWER_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  81. #define DDR0_01_PLB0_DB_CS_LOWER_DECODE(n) ((((unsigned long)(n))>>24)&0x1F)
  82. #define DDR0_01_PLB0_DB_CS_UPPER_MASK 0x001F0000
  83. #define DDR0_01_PLB0_DB_CS_UPPER_ENCODE(n) ((((unsigned long)(n))&0x1F)<<16)
  84. #define DDR0_01_PLB0_DB_CS_UPPER_DECODE(n) ((((unsigned long)(n))>>16)&0x1F)
  85. #define DDR0_01_OUT_OF_RANGE_TYPE_MASK 0x00000700 /* Read only */
  86. #define DDR0_01_OUT_OF_RANGE_TYPE_ENCODE(n) ((((unsigned long)(n))&0x7)<<8)
  87. #define DDR0_01_OUT_OF_RANGE_TYPE_DECODE(n) ((((unsigned long)(n))>>8)&0x7)
  88. #define DDR0_01_INT_MASK_MASK 0x000000FF
  89. #define DDR0_01_INT_MASK_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  90. #define DDR0_01_INT_MASK_DECODE(n) ((((unsigned long)(n))>>0)&0xFF)
  91. #define DDR0_01_INT_MASK_ALL_ON 0x000000FF
  92. #define DDR0_01_INT_MASK_ALL_OFF 0x00000000
  93. #define DDR0_02 0x02
  94. #define DDR0_02_MAX_CS_REG_MASK 0x02000000 /* Read only */
  95. #define DDR0_02_MAX_CS_REG_ENCODE(n) ((((unsigned long)(n))&0x2)<<24)
  96. #define DDR0_02_MAX_CS_REG_DECODE(n) ((((unsigned long)(n))>>24)&0x2)
  97. #define DDR0_02_MAX_COL_REG_MASK 0x000F0000 /* Read only */
  98. #define DDR0_02_MAX_COL_REG_ENCODE(n) ((((unsigned long)(n))&0xF)<<16)
  99. #define DDR0_02_MAX_COL_REG_DECODE(n) ((((unsigned long)(n))>>16)&0xF)
  100. #define DDR0_02_MAX_ROW_REG_MASK 0x00000F00 /* Read only */
  101. #define DDR0_02_MAX_ROW_REG_ENCODE(n) ((((unsigned long)(n))&0xF)<<8)
  102. #define DDR0_02_MAX_ROW_REG_DECODE(n) ((((unsigned long)(n))>>8)&0xF)
  103. #define DDR0_02_START_MASK 0x00000001
  104. #define DDR0_02_START_ENCODE(n) ((((unsigned long)(n))&0x1)<<0)
  105. #define DDR0_02_START_DECODE(n) ((((unsigned long)(n))>>0)&0x1)
  106. #define DDR0_02_START_OFF 0x00000000
  107. #define DDR0_02_START_ON 0x00000001
  108. #define DDR0_03 0x03
  109. #define DDR0_03_BSTLEN_MASK 0x07000000
  110. #define DDR0_03_BSTLEN_ENCODE(n) ((((unsigned long)(n))&0x7)<<24)
  111. #define DDR0_03_BSTLEN_DECODE(n) ((((unsigned long)(n))>>24)&0x7)
  112. #define DDR0_03_CASLAT_MASK 0x00070000
  113. #define DDR0_03_CASLAT_ENCODE(n) ((((unsigned long)(n))&0x7)<<16)
  114. #define DDR0_03_CASLAT_DECODE(n) ((((unsigned long)(n))>>16)&0x7)
  115. #define DDR0_03_CASLAT_LIN_MASK 0x00000F00
  116. #define DDR0_03_CASLAT_LIN_ENCODE(n) ((((unsigned long)(n))&0xF)<<8)
  117. #define DDR0_03_CASLAT_LIN_DECODE(n) ((((unsigned long)(n))>>8)&0xF)
  118. #define DDR0_03_INITAREF_MASK 0x0000000F
  119. #define DDR0_03_INITAREF_ENCODE(n) ((((unsigned long)(n))&0xF)<<0)
  120. #define DDR0_03_INITAREF_DECODE(n) ((((unsigned long)(n))>>0)&0xF)
  121. #define DDR0_04 0x04
  122. #define DDR0_04_TRC_MASK 0x1F000000
  123. #define DDR0_04_TRC_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  124. #define DDR0_04_TRC_DECODE(n) ((((unsigned long)(n))>>24)&0x1F)
  125. #define DDR0_04_TRRD_MASK 0x00070000
  126. #define DDR0_04_TRRD_ENCODE(n) ((((unsigned long)(n))&0x7)<<16)
  127. #define DDR0_04_TRRD_DECODE(n) ((((unsigned long)(n))>>16)&0x7)
  128. #define DDR0_04_TRTP_MASK 0x00000700
  129. #define DDR0_04_TRTP_ENCODE(n) ((((unsigned long)(n))&0x7)<<8)
  130. #define DDR0_04_TRTP_DECODE(n) ((((unsigned long)(n))>>8)&0x7)
  131. #define DDR0_05 0x05
  132. #define DDR0_05_TMRD_MASK 0x1F000000
  133. #define DDR0_05_TMRD_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  134. #define DDR0_05_TMRD_DECODE(n) ((((unsigned long)(n))>>24)&0x1F)
  135. #define DDR0_05_TEMRS_MASK 0x00070000
  136. #define DDR0_05_TEMRS_ENCODE(n) ((((unsigned long)(n))&0x7)<<16)
  137. #define DDR0_05_TEMRS_DECODE(n) ((((unsigned long)(n))>>16)&0x7)
  138. #define DDR0_05_TRP_MASK 0x00000F00
  139. #define DDR0_05_TRP_ENCODE(n) ((((unsigned long)(n))&0xF)<<8)
  140. #define DDR0_05_TRP_DECODE(n) ((((unsigned long)(n))>>8)&0xF)
  141. #define DDR0_05_TRAS_MIN_MASK 0x000000FF
  142. #define DDR0_05_TRAS_MIN_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  143. #define DDR0_05_TRAS_MIN_DECODE(n) ((((unsigned long)(n))>>0)&0xFF)
  144. #define DDR0_06 0x06
  145. #define DDR0_06_WRITEINTERP_MASK 0x01000000
  146. #define DDR0_06_WRITEINTERP_ENCODE(n) ((((unsigned long)(n))&0x1)<<24)
  147. #define DDR0_06_WRITEINTERP_DECODE(n) ((((unsigned long)(n))>>24)&0x1)
  148. #define DDR0_06_TWTR_MASK 0x00070000
  149. #define DDR0_06_TWTR_ENCODE(n) ((((unsigned long)(n))&0x7)<<16)
  150. #define DDR0_06_TWTR_DECODE(n) ((((unsigned long)(n))>>16)&0x7)
  151. #define DDR0_06_TDLL_MASK 0x0000FF00
  152. #define DDR0_06_TDLL_ENCODE(n) ((((unsigned long)(n))&0xFF)<<8)
  153. #define DDR0_06_TDLL_DECODE(n) ((((unsigned long)(n))>>8)&0xFF)
  154. #define DDR0_06_TRFC_MASK 0x0000007F
  155. #define DDR0_06_TRFC_ENCODE(n) ((((unsigned long)(n))&0x7F)<<0)
  156. #define DDR0_06_TRFC_DECODE(n) ((((unsigned long)(n))>>0)&0x7F)
  157. #define DDR0_07 0x07
  158. #define DDR0_07_NO_CMD_INIT_MASK 0x01000000
  159. #define DDR0_07_NO_CMD_INIT_ENCODE(n) ((((unsigned long)(n))&0x1)<<24)
  160. #define DDR0_07_NO_CMD_INIT_DECODE(n) ((((unsigned long)(n))>>24)&0x1)
  161. #define DDR0_07_TFAW_MASK 0x001F0000
  162. #define DDR0_07_TFAW_ENCODE(n) ((((unsigned long)(n))&0x1F)<<16)
  163. #define DDR0_07_TFAW_DECODE(n) ((((unsigned long)(n))>>16)&0x1F)
  164. #define DDR0_07_AUTO_REFRESH_MODE_MASK 0x00000100
  165. #define DDR0_07_AUTO_REFRESH_MODE_ENCODE(n) ((((unsigned long)(n))&0x1)<<8)
  166. #define DDR0_07_AUTO_REFRESH_MODE_DECODE(n) ((((unsigned long)(n))>>8)&0x1)
  167. #define DDR0_07_AREFRESH_MASK 0x00000001
  168. #define DDR0_07_AREFRESH_ENCODE(n) ((((unsigned long)(n))&0x1)<<0)
  169. #define DDR0_07_AREFRESH_DECODE(n) ((((unsigned long)(n))>>0)&0x1)
  170. #define DDR0_08 0x08
  171. #define DDR0_08_WRLAT_MASK 0x07000000
  172. #define DDR0_08_WRLAT_ENCODE(n) ((((unsigned long)(n))&0x7)<<24)
  173. #define DDR0_08_WRLAT_DECODE(n) ((((unsigned long)(n))>>24)&0x7)
  174. #define DDR0_08_TCPD_MASK 0x00FF0000
  175. #define DDR0_08_TCPD_ENCODE(n) ((((unsigned long)(n))&0xFF)<<16)
  176. #define DDR0_08_TCPD_DECODE(n) ((((unsigned long)(n))>>16)&0xFF)
  177. #define DDR0_08_DQS_N_EN_MASK 0x00000100
  178. #define DDR0_08_DQS_N_EN_ENCODE(n) ((((unsigned long)(n))&0x1)<<8)
  179. #define DDR0_08_DQS_N_EN_DECODE(n) ((((unsigned long)(n))>>8)&0x1)
  180. #define DDR0_08_DDRII_SDRAM_MODE_MASK 0x00000001
  181. #define DDR0_08_DDRII_ENCODE(n) ((((unsigned long)(n))&0x1)<<0)
  182. #define DDR0_08_DDRII_DECODE(n) ((((unsigned long)(n))>>0)&0x1)
  183. #define DDR0_09 0x09
  184. #define DDR0_09_OCD_ADJUST_PDN_CS_0_MASK 0x1F000000
  185. #define DDR0_09_OCD_ADJUST_PDN_CS_0_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24)
  186. #define DDR0_09_OCD_ADJUST_PDN_CS_0_DECODE(n) ((((unsigned long)(n))>>24)&0x1F)
  187. #define DDR0_09_RTT_0_MASK 0x00030000
  188. #define DDR0_09_RTT_0_ENCODE(n) ((((unsigned long)(n))&0x3)<<16)
  189. #define DDR0_09_RTT_0_DECODE(n) ((((unsigned long)(n))>>16)&0x3)
  190. #define DDR0_09_WR_DQS_SHIFT_BYPASS_MASK 0x00007F00
  191. #define DDR0_09_WR_DQS_SHIFT_BYPASS_ENCODE(n) ((((unsigned long)(n))&0x7F)<<8)
  192. #define DDR0_09_WR_DQS_SHIFT_BYPASS_DECODE(n) ((((unsigned long)(n))>>8)&0x7F)
  193. #define DDR0_09_WR_DQS_SHIFT_MASK 0x0000007F
  194. #define DDR0_09_WR_DQS_SHIFT_ENCODE(n) ((((unsigned long)(n))&0x7F)<<0)
  195. #define DDR0_09_WR_DQS_SHIFT_DECODE(n) ((((unsigned long)(n))>>0)&0x7F)
  196. #define DDR0_10 0x0A
  197. #define DDR0_10_WRITE_MODEREG_MASK 0x00010000 /* Write only */
  198. #define DDR0_10_WRITE_MODEREG_ENCODE(n) ((((unsigned long)(n))&0x1)<<16)
  199. #define DDR0_10_WRITE_MODEREG_DECODE(n) ((((unsigned long)(n))>>16)&0x1)
  200. #define DDR0_10_CS_MAP_MASK 0x00000300
  201. #define DDR0_10_CS_MAP_NO_MEM 0x00000000
  202. #define DDR0_10_CS_MAP_RANK0_INSTALLED 0x00000100
  203. #define DDR0_10_CS_MAP_RANK1_INSTALLED 0x00000200
  204. #define DDR0_10_CS_MAP_ENCODE(n) ((((unsigned long)(n))&0x3)<<8)
  205. #define DDR0_10_CS_MAP_DECODE(n) ((((unsigned long)(n))>>8)&0x3)
  206. #define DDR0_10_OCD_ADJUST_PUP_CS_0_MASK 0x0000001F
  207. #define DDR0_10_OCD_ADJUST_PUP_CS_0_ENCODE(n) ((((unsigned long)(n))&0x1F)<<0)
  208. #define DDR0_10_OCD_ADJUST_PUP_CS_0_DECODE(n) ((((unsigned long)(n))>>0)&0x1F)
  209. #define DDR0_11 0x0B
  210. #define DDR0_11_SREFRESH_MASK 0x01000000
  211. #define DDR0_11_SREFRESH_ENCODE(n) ((((unsigned long)(n))&0x1)<<24)
  212. #define DDR0_11_SREFRESH_DECODE(n) ((((unsigned long)(n))>>24)&0x1F)
  213. #define DDR0_11_TXSNR_MASK 0x00FF0000
  214. #define DDR0_11_TXSNR_ENCODE(n) ((((unsigned long)(n))&0xFF)<<16)
  215. #define DDR0_11_TXSNR_DECODE(n) ((((unsigned long)(n))>>16)&0xFF)
  216. #define DDR0_11_TXSR_MASK 0x0000FF00
  217. #define DDR0_11_TXSR_ENCODE(n) ((((unsigned long)(n))&0xFF)<<8)
  218. #define DDR0_11_TXSR_DECODE(n) ((((unsigned long)(n))>>8)&0xFF)
  219. #define DDR0_12 0x0C
  220. #define DDR0_12_TCKE_MASK 0x0000007
  221. #define DDR0_12_TCKE_ENCODE(n) ((((unsigned long)(n))&0x7)<<0)
  222. #define DDR0_12_TCKE_DECODE(n) ((((unsigned long)(n))>>0)&0x7)
  223. #define DDR0_13 0x0D
  224. #define DDR0_14 0x0E
  225. #define DDR0_14_DLL_BYPASS_MODE_MASK 0x01000000
  226. #define DDR0_14_DLL_BYPASS_MODE_ENCODE(n) ((((unsigned long)(n))&0x1)<<24)
  227. #define DDR0_14_DLL_BYPASS_MODE_DECODE(n) ((((unsigned long)(n))>>24)&0x1)
  228. #define DDR0_14_REDUC_MASK 0x00010000
  229. #define DDR0_14_REDUC_64BITS 0x00000000
  230. #define DDR0_14_REDUC_32BITS 0x00010000
  231. #define DDR0_14_REDUC_ENCODE(n) ((((unsigned long)(n))&0x1)<<16)
  232. #define DDR0_14_REDUC_DECODE(n) ((((unsigned long)(n))>>16)&0x1)
  233. #define DDR0_14_REG_DIMM_ENABLE_MASK 0x00000100
  234. #define DDR0_14_REG_DIMM_ENABLE_ENCODE(n) ((((unsigned long)(n))&0x1)<<8)
  235. #define DDR0_14_REG_DIMM_ENABLE_DECODE(n) ((((unsigned long)(n))>>8)&0x1)
  236. #define DDR0_15 0x0F
  237. #define DDR0_16 0x10
  238. #define DDR0_17 0x11
  239. #define DDR0_17_DLL_DQS_DELAY_0_MASK 0x7F000000
  240. #define DDR0_17_DLL_DQS_DELAY_0_ENCODE(n) ((((unsigned long)(n))&0x7F)<<24)
  241. #define DDR0_17_DLL_DQS_DELAY_0_DECODE(n) ((((unsigned long)(n))>>24)&0x7F)
  242. #define DDR0_17_DLLLOCKREG_MASK 0x00010000 /* Read only */
  243. #define DDR0_17_DLLLOCKREG_LOCKED 0x00010000
  244. #define DDR0_17_DLLLOCKREG_UNLOCKED 0x00000000
  245. #define DDR0_17_DLLLOCKREG_ENCODE(n) ((((unsigned long)(n))&0x1)<<16)
  246. #define DDR0_17_DLLLOCKREG_DECODE(n) ((((unsigned long)(n))>>16)&0x1)
  247. #define DDR0_17_DLL_LOCK_MASK 0x00007F00 /* Read only */
  248. #define DDR0_17_DLL_LOCK_ENCODE(n) ((((unsigned long)(n))&0x7F)<<8)
  249. #define DDR0_17_DLL_LOCK_DECODE(n) ((((unsigned long)(n))>>8)&0x7F)
  250. #define DDR0_18 0x12
  251. #define DDR0_18_DLL_DQS_DELAY_X_MASK 0x7F7F7F7F
  252. #define DDR0_18_DLL_DQS_DELAY_4_MASK 0x7F000000
  253. #define DDR0_18_DLL_DQS_DELAY_4_ENCODE(n) ((((unsigned long)(n))&0x7F)<<24)
  254. #define DDR0_18_DLL_DQS_DELAY_4_DECODE(n) ((((unsigned long)(n))>>24)&0x7F)
  255. #define DDR0_18_DLL_DQS_DELAY_3_MASK 0x007F0000
  256. #define DDR0_18_DLL_DQS_DELAY_3_ENCODE(n) ((((unsigned long)(n))&0x7F)<<16)
  257. #define DDR0_18_DLL_DQS_DELAY_3_DECODE(n) ((((unsigned long)(n))>>16)&0x7F)
  258. #define DDR0_18_DLL_DQS_DELAY_2_MASK 0x00007F00
  259. #define DDR0_18_DLL_DQS_DELAY_2_ENCODE(n) ((((unsigned long)(n))&0x7F)<<8)
  260. #define DDR0_18_DLL_DQS_DELAY_2_DECODE(n) ((((unsigned long)(n))>>8)&0x7F)
  261. #define DDR0_18_DLL_DQS_DELAY_1_MASK 0x0000007F
  262. #define DDR0_18_DLL_DQS_DELAY_1_ENCODE(n) ((((unsigned long)(n))&0x7F)<<0)
  263. #define DDR0_18_DLL_DQS_DELAY_1_DECODE(n) ((((unsigned long)(n))>>0)&0x7F)
  264. #define DDR0_19 0x13
  265. #define DDR0_19_DLL_DQS_DELAY_X_MASK 0x7F7F7F7F
  266. #define DDR0_19_DLL_DQS_DELAY_8_MASK 0x7F000000
  267. #define DDR0_19_DLL_DQS_DELAY_8_ENCODE(n) ((((unsigned long)(n))&0x7F)<<24)
  268. #define DDR0_19_DLL_DQS_DELAY_8_DECODE(n) ((((unsigned long)(n))>>24)&0x7F)
  269. #define DDR0_19_DLL_DQS_DELAY_7_MASK 0x007F0000
  270. #define DDR0_19_DLL_DQS_DELAY_7_ENCODE(n) ((((unsigned long)(n))&0x7F)<<16)
  271. #define DDR0_19_DLL_DQS_DELAY_7_DECODE(n) ((((unsigned long)(n))>>16)&0x7F)
  272. #define DDR0_19_DLL_DQS_DELAY_6_MASK 0x00007F00
  273. #define DDR0_19_DLL_DQS_DELAY_6_ENCODE(n) ((((unsigned long)(n))&0x7F)<<8)
  274. #define DDR0_19_DLL_DQS_DELAY_6_DECODE(n) ((((unsigned long)(n))>>8)&0x7F)
  275. #define DDR0_19_DLL_DQS_DELAY_5_MASK 0x0000007F
  276. #define DDR0_19_DLL_DQS_DELAY_5_ENCODE(n) ((((unsigned long)(n))&0x7F)<<0)
  277. #define DDR0_19_DLL_DQS_DELAY_5_DECODE(n) ((((unsigned long)(n))>>0)&0x7F)
  278. #define DDR0_20 0x14
  279. #define DDR0_20_DLL_DQS_BYPASS_3_MASK 0x7F000000
  280. #define DDR0_20_DLL_DQS_BYPASS_3_ENCODE(n) ((((unsigned long)(n))&0x7F)<<24)
  281. #define DDR0_20_DLL_DQS_BYPASS_3_DECODE(n) ((((unsigned long)(n))>>24)&0x7F)
  282. #define DDR0_20_DLL_DQS_BYPASS_2_MASK 0x007F0000
  283. #define DDR0_20_DLL_DQS_BYPASS_2_ENCODE(n) ((((unsigned long)(n))&0x7F)<<16)
  284. #define DDR0_20_DLL_DQS_BYPASS_2_DECODE(n) ((((unsigned long)(n))>>16)&0x7F)
  285. #define DDR0_20_DLL_DQS_BYPASS_1_MASK 0x00007F00
  286. #define DDR0_20_DLL_DQS_BYPASS_1_ENCODE(n) ((((unsigned long)(n))&0x7F)<<8)
  287. #define DDR0_20_DLL_DQS_BYPASS_1_DECODE(n) ((((unsigned long)(n))>>8)&0x7F)
  288. #define DDR0_20_DLL_DQS_BYPASS_0_MASK 0x0000007F
  289. #define DDR0_20_DLL_DQS_BYPASS_0_ENCODE(n) ((((unsigned long)(n))&0x7F)<<0)
  290. #define DDR0_20_DLL_DQS_BYPASS_0_DECODE(n) ((((unsigned long)(n))>>0)&0x7F)
  291. #define DDR0_21 0x15
  292. #define DDR0_21_DLL_DQS_BYPASS_7_MASK 0x7F000000
  293. #define DDR0_21_DLL_DQS_BYPASS_7_ENCODE(n) ((((unsigned long)(n))&0x7F)<<24)
  294. #define DDR0_21_DLL_DQS_BYPASS_7_DECODE(n) ((((unsigned long)(n))>>24)&0x7F)
  295. #define DDR0_21_DLL_DQS_BYPASS_6_MASK 0x007F0000
  296. #define DDR0_21_DLL_DQS_BYPASS_6_ENCODE(n) ((((unsigned long)(n))&0x7F)<<16)
  297. #define DDR0_21_DLL_DQS_BYPASS_6_DECODE(n) ((((unsigned long)(n))>>16)&0x7F)
  298. #define DDR0_21_DLL_DQS_BYPASS_5_MASK 0x00007F00
  299. #define DDR0_21_DLL_DQS_BYPASS_5_ENCODE(n) ((((unsigned long)(n))&0x7F)<<8)
  300. #define DDR0_21_DLL_DQS_BYPASS_5_DECODE(n) ((((unsigned long)(n))>>8)&0x7F)
  301. #define DDR0_21_DLL_DQS_BYPASS_4_MASK 0x0000007F
  302. #define DDR0_21_DLL_DQS_BYPASS_4_ENCODE(n) ((((unsigned long)(n))&0x7F)<<0)
  303. #define DDR0_21_DLL_DQS_BYPASS_4_DECODE(n) ((((unsigned long)(n))>>0)&0x7F)
  304. #define DDR0_22 0x16
  305. /* ECC */
  306. #define DDR0_22_CTRL_RAW_MASK 0x03000000
  307. #define DDR0_22_CTRL_RAW_ECC_DISABLE 0x00000000 /* ECC not being used */
  308. #define DDR0_22_CTRL_RAW_ECC_CHECK_ONLY 0x01000000 /* ECC checking is on, but no attempts to correct*/
  309. #define DDR0_22_CTRL_RAW_NO_ECC_RAM 0x02000000 /* No ECC RAM storage available */
  310. #define DDR0_22_CTRL_RAW_ECC_ENABLE 0x03000000 /* ECC checking and correcting on */
  311. #define DDR0_22_CTRL_RAW_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  312. #define DDR0_22_CTRL_RAW_DECODE(n) ((((unsigned long)(n))>>24)&0x3)
  313. #define DDR0_22_DQS_OUT_SHIFT_BYPASS_MASK 0x007F0000
  314. #define DDR0_22_DQS_OUT_SHIFT_BYPASS_ENCODE(n) ((((unsigned long)(n))&0x7F)<<16)
  315. #define DDR0_22_DQS_OUT_SHIFT_BYPASS_DECODE(n) ((((unsigned long)(n))>>16)&0x7F)
  316. #define DDR0_22_DQS_OUT_SHIFT_MASK 0x00007F00
  317. #define DDR0_22_DQS_OUT_SHIFT_ENCODE(n) ((((unsigned long)(n))&0x7F)<<8)
  318. #define DDR0_22_DQS_OUT_SHIFT_DECODE(n) ((((unsigned long)(n))>>8)&0x7F)
  319. #define DDR0_22_DLL_DQS_BYPASS_8_MASK 0x0000007F
  320. #define DDR0_22_DLL_DQS_BYPASS_8_ENCODE(n) ((((unsigned long)(n))&0x7F)<<0)
  321. #define DDR0_22_DLL_DQS_BYPASS_8_DECODE(n) ((((unsigned long)(n))>>0)&0x7F)
  322. #define DDR0_23 0x17
  323. #define DDR0_23_ODT_RD_MAP_CS0_MASK 0x03000000
  324. #define DDR0_23_ODT_RD_MAP_CS0_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  325. #define DDR0_23_ODT_RD_MAP_CS0_DECODE(n) ((((unsigned long)(n))>>24)&0x3)
  326. #define DDR0_23_ECC_C_SYND_MASK 0x00FF0000 /* Read only */
  327. #define DDR0_23_ECC_C_SYND_ENCODE(n) ((((unsigned long)(n))&0xFF)<<16)
  328. #define DDR0_23_ECC_C_SYND_DECODE(n) ((((unsigned long)(n))>>16)&0xFF)
  329. #define DDR0_23_ECC_U_SYND_MASK 0x0000FF00 /* Read only */
  330. #define DDR0_23_ECC_U_SYND_ENCODE(n) ((((unsigned long)(n))&0xFF)<<8)
  331. #define DDR0_23_ECC_U_SYND_DECODE(n) ((((unsigned long)(n))>>8)&0xFF)
  332. #define DDR0_23_FWC_MASK 0x00000001 /* Write only */
  333. #define DDR0_23_FWC_ENCODE(n) ((((unsigned long)(n))&0x1)<<0)
  334. #define DDR0_23_FWC_DECODE(n) ((((unsigned long)(n))>>0)&0x1)
  335. #define DDR0_24 0x18
  336. #define DDR0_24_RTT_PAD_TERMINATION_MASK 0x03000000
  337. #define DDR0_24_RTT_PAD_TERMINATION_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
  338. #define DDR0_24_RTT_PAD_TERMINATION_DECODE(n) ((((unsigned long)(n))>>24)&0x3)
  339. #define DDR0_24_ODT_WR_MAP_CS1_MASK 0x00030000
  340. #define DDR0_24_ODT_WR_MAP_CS1_ENCODE(n) ((((unsigned long)(n))&0x3)<<16)
  341. #define DDR0_24_ODT_WR_MAP_CS1_DECODE(n) ((((unsigned long)(n))>>16)&0x3)
  342. #define DDR0_24_ODT_RD_MAP_CS1_MASK 0x00000300
  343. #define DDR0_24_ODT_RD_MAP_CS1_ENCODE(n) ((((unsigned long)(n))&0x3)<<8)
  344. #define DDR0_24_ODT_RD_MAP_CS1_DECODE(n) ((((unsigned long)(n))>>8)&0x3)
  345. #define DDR0_24_ODT_WR_MAP_CS0_MASK 0x00000003
  346. #define DDR0_24_ODT_WR_MAP_CS0_ENCODE(n) ((((unsigned long)(n))&0x3)<<0)
  347. #define DDR0_24_ODT_WR_MAP_CS0_DECODE(n) ((((unsigned long)(n))>>0)&0x3)
  348. #define DDR0_25 0x19
  349. #define DDR0_25_VERSION_MASK 0xFFFF0000 /* Read only */
  350. #define DDR0_25_VERSION_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<16)
  351. #define DDR0_25_VERSION_DECODE(n) ((((unsigned long)(n))>>16)&0xFFFF)
  352. #define DDR0_25_OUT_OF_RANGE_LENGTH_MASK 0x000003FF /* Read only */
  353. #define DDR0_25_OUT_OF_RANGE_LENGTH_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<0)
  354. #define DDR0_25_OUT_OF_RANGE_LENGTH_DECODE(n) ((((unsigned long)(n))>>0)&0x3FF)
  355. #define DDR0_26 0x1A
  356. #define DDR0_26_TRAS_MAX_MASK 0xFFFF0000
  357. #define DDR0_26_TRAS_MAX_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<16)
  358. #define DDR0_26_TRAS_MAX_DECODE(n) ((((unsigned long)(n))>>16)&0xFFFF)
  359. #define DDR0_26_TREF_MASK 0x00003FFF
  360. #define DDR0_26_TREF_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<0)
  361. #define DDR0_26_TREF_DECODE(n) ((((unsigned long)(n))>>0)&0x3FF)
  362. #define DDR0_27 0x1B
  363. #define DDR0_27_EMRS_DATA_MASK 0x3FFF0000
  364. #define DDR0_27_EMRS_DATA_ENCODE(n) ((((unsigned long)(n))&0x3FFF)<<16)
  365. #define DDR0_27_EMRS_DATA_DECODE(n) ((((unsigned long)(n))>>16)&0x3FFF)
  366. #define DDR0_27_TINIT_MASK 0x0000FFFF
  367. #define DDR0_27_TINIT_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<0)
  368. #define DDR0_27_TINIT_DECODE(n) ((((unsigned long)(n))>>0)&0xFFFF)
  369. #define DDR0_28 0x1C
  370. #define DDR0_28_EMRS3_DATA_MASK 0x3FFF0000
  371. #define DDR0_28_EMRS3_DATA_ENCODE(n) ((((unsigned long)(n))&0x3FFF)<<16)
  372. #define DDR0_28_EMRS3_DATA_DECODE(n) ((((unsigned long)(n))>>16)&0x3FFF)
  373. #define DDR0_28_EMRS2_DATA_MASK 0x00003FFF
  374. #define DDR0_28_EMRS2_DATA_ENCODE(n) ((((unsigned long)(n))&0x3FFF)<<0)
  375. #define DDR0_28_EMRS2_DATA_DECODE(n) ((((unsigned long)(n))>>0)&0x3FFF)
  376. #define DDR0_29 0x1D
  377. #define DDR0_30 0x1E
  378. #define DDR0_31 0x1F
  379. #define DDR0_31_XOR_CHECK_BITS_MASK 0x0000FFFF
  380. #define DDR0_31_XOR_CHECK_BITS_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<0)
  381. #define DDR0_31_XOR_CHECK_BITS_DECODE(n) ((((unsigned long)(n))>>0)&0xFFFF)
  382. #define DDR0_32 0x20
  383. #define DDR0_32_OUT_OF_RANGE_ADDR_MASK 0xFFFFFFFF /* Read only */
  384. #define DDR0_32_OUT_OF_RANGE_ADDR_ENCODE(n) ((((unsigned long)(n))&0xFFFFFFFF)<<0)
  385. #define DDR0_32_OUT_OF_RANGE_ADDR_DECODE(n) ((((unsigned long)(n))>>0)&0xFFFFFFFF)
  386. #define DDR0_33 0x21
  387. #define DDR0_33_OUT_OF_RANGE_ADDR_MASK 0x00000001 /* Read only */
  388. #define DDR0_33_OUT_OF_RANGE_ADDR_ENCODE(n) ((((unsigned long)(n))&0x1)<<0)
  389. #define DDR0_33_OUT_OF_RANGE_ADDR_DECODE(n) ((((unsigned long)(n))>>0)&0x1)
  390. #define DDR0_34 0x22
  391. #define DDR0_34_ECC_U_ADDR_MASK 0xFFFFFFFF /* Read only */
  392. #define DDR0_34_ECC_U_ADDR_ENCODE(n) ((((unsigned long)(n))&0xFFFFFFFF)<<0)
  393. #define DDR0_34_ECC_U_ADDR_DECODE(n) ((((unsigned long)(n))>>0)&0xFFFFFFFF)
  394. #define DDR0_35 0x23
  395. #define DDR0_35_ECC_U_ADDR_MASK 0x00000001 /* Read only */
  396. #define DDR0_35_ECC_U_ADDR_ENCODE(n) ((((unsigned long)(n))&0x1)<<0)
  397. #define DDR0_35_ECC_U_ADDR_DECODE(n) ((((unsigned long)(n))>>0)&0x1)
  398. #define DDR0_36 0x24
  399. #define DDR0_36_ECC_U_DATA_MASK 0xFFFFFFFF /* Read only */
  400. #define DDR0_36_ECC_U_DATA_ENCODE(n) ((((unsigned long)(n))&0xFFFFFFFF)<<0)
  401. #define DDR0_36_ECC_U_DATA_DECODE(n) ((((unsigned long)(n))>>0)&0xFFFFFFFF)
  402. #define DDR0_37 0x25
  403. #define DDR0_37_ECC_U_DATA_MASK 0xFFFFFFFF /* Read only */
  404. #define DDR0_37_ECC_U_DATA_ENCODE(n) ((((unsigned long)(n))&0xFFFFFFFF)<<0)
  405. #define DDR0_37_ECC_U_DATA_DECODE(n) ((((unsigned long)(n))>>0)&0xFFFFFFFF)
  406. #define DDR0_38 0x26
  407. #define DDR0_38_ECC_C_ADDR_MASK 0xFFFFFFFF /* Read only */
  408. #define DDR0_38_ECC_C_ADDR_ENCODE(n) ((((unsigned long)(n))&0xFFFFFFFF)<<0)
  409. #define DDR0_38_ECC_C_ADDR_DECODE(n) ((((unsigned long)(n))>>0)&0xFFFFFFFF)
  410. #define DDR0_39 0x27
  411. #define DDR0_39_ECC_C_ADDR_MASK 0x00000001 /* Read only */
  412. #define DDR0_39_ECC_C_ADDR_ENCODE(n) ((((unsigned long)(n))&0x1)<<0)
  413. #define DDR0_39_ECC_C_ADDR_DECODE(n) ((((unsigned long)(n))>>0)&0x1)
  414. #define DDR0_40 0x28
  415. #define DDR0_40_ECC_C_DATA_MASK 0xFFFFFFFF /* Read only */
  416. #define DDR0_40_ECC_C_DATA_ENCODE(n) ((((unsigned long)(n))&0xFFFFFFFF)<<0)
  417. #define DDR0_40_ECC_C_DATA_DECODE(n) ((((unsigned long)(n))>>0)&0xFFFFFFFF)
  418. #define DDR0_41 0x29
  419. #define DDR0_41_ECC_C_DATA_MASK 0xFFFFFFFF /* Read only */
  420. #define DDR0_41_ECC_C_DATA_ENCODE(n) ((((unsigned long)(n))&0xFFFFFFFF)<<0)
  421. #define DDR0_41_ECC_C_DATA_DECODE(n) ((((unsigned long)(n))>>0)&0xFFFFFFFF)
  422. #define DDR0_42 0x2A
  423. #define DDR0_42_ADDR_PINS_MASK 0x07000000
  424. #define DDR0_42_ADDR_PINS_ENCODE(n) ((((unsigned long)(n))&0x7)<<24)
  425. #define DDR0_42_ADDR_PINS_DECODE(n) ((((unsigned long)(n))>>24)&0x7)
  426. #define DDR0_42_CASLAT_LIN_GATE_MASK 0x0000000F
  427. #define DDR0_42_CASLAT_LIN_GATE_ENCODE(n) ((((unsigned long)(n))&0xF)<<0)
  428. #define DDR0_42_CASLAT_LIN_GATE_DECODE(n) ((((unsigned long)(n))>>0)&0xF)
  429. #define DDR0_43 0x2B
  430. #define DDR0_43_TWR_MASK 0x07000000
  431. #define DDR0_43_TWR_ENCODE(n) ((((unsigned long)(n))&0x7)<<24)
  432. #define DDR0_43_TWR_DECODE(n) ((((unsigned long)(n))>>24)&0x7)
  433. #define DDR0_43_APREBIT_MASK 0x000F0000
  434. #define DDR0_43_APREBIT_ENCODE(n) ((((unsigned long)(n))&0xF)<<16)
  435. #define DDR0_43_APREBIT_DECODE(n) ((((unsigned long)(n))>>16)&0xF)
  436. #define DDR0_43_COLUMN_SIZE_MASK 0x00000700
  437. #define DDR0_43_COLUMN_SIZE_ENCODE(n) ((((unsigned long)(n))&0x7)<<8)
  438. #define DDR0_43_COLUMN_SIZE_DECODE(n) ((((unsigned long)(n))>>8)&0x7)
  439. #define DDR0_43_EIGHT_BANK_MODE_MASK 0x00000001
  440. #define DDR0_43_EIGHT_BANK_MODE_8_BANKS 0x00000001
  441. #define DDR0_43_EIGHT_BANK_MODE_4_BANKS 0x00000000
  442. #define DDR0_43_EIGHT_BANK_MODE_ENCODE(n) ((((unsigned long)(n))&0x1)<<0)
  443. #define DDR0_43_EIGHT_BANK_MODE_DECODE(n) ((((unsigned long)(n))>>0)&0x1)
  444. #define DDR0_44 0x2C
  445. #define DDR0_44_TRCD_MASK 0x000000FF
  446. #define DDR0_44_TRCD_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
  447. #define DDR0_44_TRCD_DECODE(n) ((((unsigned long)(n))>>0)&0xFF)
  448. #endif /* _SPD_SDRAM_DENALI_H_ */