sdram.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /*
  2. * (C) Copyright 2006
  3. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  4. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  5. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  6. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  7. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  8. *
  9. * (C) Copyright 2007
  10. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. /* define DEBUG for debugging output (obviously ;-)) */
  28. #if 0
  29. #define DEBUG
  30. #endif
  31. #include <common.h>
  32. #include <asm/processor.h>
  33. #include <asm/mmu.h>
  34. #include <asm/io.h>
  35. #include <ppc440.h>
  36. #include "sdram.h"
  37. /*
  38. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2 memory
  39. * region. Right now the cache should still be disabled in U-Boot because of the
  40. * EMAC driver, that need it's buffer descriptor to be located in non cached
  41. * memory.
  42. *
  43. * If at some time this restriction doesn't apply anymore, just define
  44. * CFG_ENABLE_SDRAM_CACHE in the board config file and this code should setup
  45. * everything correctly.
  46. */
  47. #ifdef CFG_ENABLE_SDRAM_CACHE
  48. #define MY_TLB_WORD2_I_ENABLE 0 /* enable caching on SDRAM */
  49. #else
  50. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE /* disable caching on SDRAM */
  51. #endif
  52. void program_tlb(u32 phys_addr, u32 virt_addr, u32 size, u32 tlb_word2_i_value);
  53. void dcbz_area(u32 start_address, u32 num_bytes);
  54. void dflush(void);
  55. #ifdef CONFIG_ADD_RAM_INFO
  56. static u32 is_ecc_enabled(void)
  57. {
  58. u32 val;
  59. mfsdram(DDR0_22, val);
  60. val &= DDR0_22_CTRL_RAW_MASK;
  61. if (val)
  62. return 1;
  63. else
  64. return 0;
  65. }
  66. void board_add_ram_info(int use_default)
  67. {
  68. PPC440_SYS_INFO board_cfg;
  69. u32 val;
  70. if (is_ecc_enabled())
  71. puts(" (ECC");
  72. else
  73. puts(" (ECC not");
  74. get_sys_info(&board_cfg);
  75. printf(" enabled, %d MHz", (board_cfg.freqPLB * 2) / 1000000);
  76. mfsdram(DDR0_03, val);
  77. val = DDR0_03_CASLAT_DECODE(val);
  78. printf(", CL%d)", val);
  79. }
  80. #endif
  81. static int wait_for_dlllock(void)
  82. {
  83. u32 val;
  84. int wait = 0;
  85. /*
  86. * Wait for the DCC master delay line to finish calibration
  87. */
  88. mtdcr(ddrcfga, DDR0_17);
  89. val = DDR0_17_DLLLOCKREG_UNLOCKED;
  90. while (wait != 0xffff) {
  91. val = mfdcr(ddrcfgd);
  92. if ((val & DDR0_17_DLLLOCKREG_MASK) == DDR0_17_DLLLOCKREG_LOCKED)
  93. /* dlllockreg bit on */
  94. return 0;
  95. else
  96. wait++;
  97. }
  98. debug("0x%04x: DDR0_17 Value (dlllockreg bit): 0x%08x\n", wait, val);
  99. debug("Waiting for dlllockreg bit to raise\n");
  100. return -1;
  101. }
  102. #if defined(CONFIG_DDR_DATA_EYE)
  103. int wait_for_dram_init_complete(void)
  104. {
  105. u32 val;
  106. int wait = 0;
  107. /*
  108. * Wait for 'DRAM initialization complete' bit in status register
  109. */
  110. mtdcr(ddrcfga, DDR0_00);
  111. while (wait != 0xffff) {
  112. val = mfdcr(ddrcfgd);
  113. if ((val & DDR0_00_INT_STATUS_BIT6) == DDR0_00_INT_STATUS_BIT6)
  114. /* 'DRAM initialization complete' bit */
  115. return 0;
  116. else
  117. wait++;
  118. }
  119. debug("DRAM initialization complete bit in status register did not rise\n");
  120. return -1;
  121. }
  122. #define NUM_TRIES 64
  123. #define NUM_READS 10
  124. void denali_core_search_data_eye(u32 start_addr, u32 memory_size)
  125. {
  126. int k, j;
  127. u32 val;
  128. u32 wr_dqs_shift, dqs_out_shift, dll_dqs_delay_X;
  129. u32 max_passing_cases = 0, wr_dqs_shift_with_max_passing_cases = 0;
  130. u32 passing_cases = 0, dll_dqs_delay_X_sw_val = 0;
  131. u32 dll_dqs_delay_X_start_window = 0, dll_dqs_delay_X_end_window = 0;
  132. volatile u32 *ram_pointer;
  133. u32 test[NUM_TRIES] = {
  134. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  135. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  136. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  137. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  138. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  139. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  140. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  141. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  142. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  143. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  144. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  145. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  146. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  147. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  148. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  149. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55 };
  150. ram_pointer = (volatile u32 *)start_addr;
  151. for (wr_dqs_shift = 64; wr_dqs_shift < 96; wr_dqs_shift++) {
  152. /*for (wr_dqs_shift=1; wr_dqs_shift<96; wr_dqs_shift++) {*/
  153. /*
  154. * De-assert 'start' parameter.
  155. */
  156. mtdcr(ddrcfga, DDR0_02);
  157. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  158. mtdcr(ddrcfgd, val);
  159. /*
  160. * Set 'wr_dqs_shift'
  161. */
  162. mtdcr(ddrcfga, DDR0_09);
  163. val = (mfdcr(ddrcfgd) & ~DDR0_09_WR_DQS_SHIFT_MASK)
  164. | DDR0_09_WR_DQS_SHIFT_ENCODE(wr_dqs_shift);
  165. mtdcr(ddrcfgd, val);
  166. /*
  167. * Set 'dqs_out_shift' = wr_dqs_shift + 32
  168. */
  169. dqs_out_shift = wr_dqs_shift + 32;
  170. mtdcr(ddrcfga, DDR0_22);
  171. val = (mfdcr(ddrcfgd) & ~DDR0_22_DQS_OUT_SHIFT_MASK)
  172. | DDR0_22_DQS_OUT_SHIFT_ENCODE(dqs_out_shift);
  173. mtdcr(ddrcfgd, val);
  174. passing_cases = 0;
  175. for (dll_dqs_delay_X = 1; dll_dqs_delay_X < 64; dll_dqs_delay_X++) {
  176. /*for (dll_dqs_delay_X=1; dll_dqs_delay_X<128; dll_dqs_delay_X++) {*/
  177. /*
  178. * Set 'dll_dqs_delay_X'.
  179. */
  180. /* dll_dqs_delay_0 */
  181. mtdcr(ddrcfga, DDR0_17);
  182. val = (mfdcr(ddrcfgd) & ~DDR0_17_DLL_DQS_DELAY_0_MASK)
  183. | DDR0_17_DLL_DQS_DELAY_0_ENCODE(dll_dqs_delay_X);
  184. mtdcr(ddrcfgd, val);
  185. /* dll_dqs_delay_1 to dll_dqs_delay_4 */
  186. mtdcr(ddrcfga, DDR0_18);
  187. val = (mfdcr(ddrcfgd) & ~DDR0_18_DLL_DQS_DELAY_X_MASK)
  188. | DDR0_18_DLL_DQS_DELAY_4_ENCODE(dll_dqs_delay_X)
  189. | DDR0_18_DLL_DQS_DELAY_3_ENCODE(dll_dqs_delay_X)
  190. | DDR0_18_DLL_DQS_DELAY_2_ENCODE(dll_dqs_delay_X)
  191. | DDR0_18_DLL_DQS_DELAY_1_ENCODE(dll_dqs_delay_X);
  192. mtdcr(ddrcfgd, val);
  193. /* dll_dqs_delay_5 to dll_dqs_delay_8 */
  194. mtdcr(ddrcfga, DDR0_19);
  195. val = (mfdcr(ddrcfgd) & ~DDR0_19_DLL_DQS_DELAY_X_MASK)
  196. | DDR0_19_DLL_DQS_DELAY_8_ENCODE(dll_dqs_delay_X)
  197. | DDR0_19_DLL_DQS_DELAY_7_ENCODE(dll_dqs_delay_X)
  198. | DDR0_19_DLL_DQS_DELAY_6_ENCODE(dll_dqs_delay_X)
  199. | DDR0_19_DLL_DQS_DELAY_5_ENCODE(dll_dqs_delay_X);
  200. mtdcr(ddrcfgd, val);
  201. ppcMsync();
  202. ppcMbar();
  203. /*
  204. * Assert 'start' parameter.
  205. */
  206. mtdcr(ddrcfga, DDR0_02);
  207. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_ON;
  208. mtdcr(ddrcfgd, val);
  209. ppcMsync();
  210. ppcMbar();
  211. /*
  212. * Wait for the DCC master delay line to finish calibration
  213. */
  214. if (wait_for_dlllock() != 0) {
  215. printf("dlllock did not occur !!!\n");
  216. printf("denali_core_search_data_eye!!!\n");
  217. printf("wr_dqs_shift = %d - dll_dqs_delay_X = %d\n",
  218. wr_dqs_shift, dll_dqs_delay_X);
  219. hang();
  220. }
  221. ppcMsync();
  222. ppcMbar();
  223. if (wait_for_dram_init_complete() != 0) {
  224. printf("dram init complete did not occur !!!\n");
  225. printf("denali_core_search_data_eye!!!\n");
  226. printf("wr_dqs_shift = %d - dll_dqs_delay_X = %d\n",
  227. wr_dqs_shift, dll_dqs_delay_X);
  228. hang();
  229. }
  230. udelay(100); /* wait 100us to ensure init is really completed !!! */
  231. /* write values */
  232. for (j=0; j<NUM_TRIES; j++) {
  233. ram_pointer[j] = test[j];
  234. /* clear any cache at ram location */
  235. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  236. }
  237. /* read values back */
  238. for (j=0; j<NUM_TRIES; j++) {
  239. for (k=0; k<NUM_READS; k++) {
  240. /* clear any cache at ram location */
  241. __asm__("dcbf 0,%0": :"r" (&ram_pointer[j]));
  242. if (ram_pointer[j] != test[j])
  243. break;
  244. }
  245. /* read error */
  246. if (k != NUM_READS)
  247. break;
  248. }
  249. /* See if the dll_dqs_delay_X value passed.*/
  250. if (j < NUM_TRIES) {
  251. /* Failed */
  252. passing_cases = 0;
  253. /* break; */
  254. } else {
  255. /* Passed */
  256. if (passing_cases == 0)
  257. dll_dqs_delay_X_sw_val = dll_dqs_delay_X;
  258. passing_cases++;
  259. if (passing_cases >= max_passing_cases) {
  260. max_passing_cases = passing_cases;
  261. wr_dqs_shift_with_max_passing_cases = wr_dqs_shift;
  262. dll_dqs_delay_X_start_window = dll_dqs_delay_X_sw_val;
  263. dll_dqs_delay_X_end_window = dll_dqs_delay_X;
  264. }
  265. }
  266. /*
  267. * De-assert 'start' parameter.
  268. */
  269. mtdcr(ddrcfga, DDR0_02);
  270. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  271. mtdcr(ddrcfgd, val);
  272. } /* for (dll_dqs_delay_X=0; dll_dqs_delay_X<128; dll_dqs_delay_X++) */
  273. } /* for (wr_dqs_shift=0; wr_dqs_shift<96; wr_dqs_shift++) */
  274. /*
  275. * Largest passing window is now detected.
  276. */
  277. /* Compute dll_dqs_delay_X value */
  278. dll_dqs_delay_X = (dll_dqs_delay_X_end_window + dll_dqs_delay_X_start_window) / 2;
  279. wr_dqs_shift = wr_dqs_shift_with_max_passing_cases;
  280. debug("DQS calibration - Window detected:\n");
  281. debug("max_passing_cases = %d\n", max_passing_cases);
  282. debug("wr_dqs_shift = %d\n", wr_dqs_shift);
  283. debug("dll_dqs_delay_X = %d\n", dll_dqs_delay_X);
  284. debug("dll_dqs_delay_X window = %d - %d\n",
  285. dll_dqs_delay_X_start_window, dll_dqs_delay_X_end_window);
  286. /*
  287. * De-assert 'start' parameter.
  288. */
  289. mtdcr(ddrcfga, DDR0_02);
  290. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF;
  291. mtdcr(ddrcfgd, val);
  292. /*
  293. * Set 'wr_dqs_shift'
  294. */
  295. mtdcr(ddrcfga, DDR0_09);
  296. val = (mfdcr(ddrcfgd) & ~DDR0_09_WR_DQS_SHIFT_MASK)
  297. | DDR0_09_WR_DQS_SHIFT_ENCODE(wr_dqs_shift);
  298. mtdcr(ddrcfgd, val);
  299. debug("DDR0_09=0x%08lx\n", val);
  300. /*
  301. * Set 'dqs_out_shift' = wr_dqs_shift + 32
  302. */
  303. dqs_out_shift = wr_dqs_shift + 32;
  304. mtdcr(ddrcfga, DDR0_22);
  305. val = (mfdcr(ddrcfgd) & ~DDR0_22_DQS_OUT_SHIFT_MASK)
  306. | DDR0_22_DQS_OUT_SHIFT_ENCODE(dqs_out_shift);
  307. mtdcr(ddrcfgd, val);
  308. debug("DDR0_22=0x%08lx\n", val);
  309. /*
  310. * Set 'dll_dqs_delay_X'.
  311. */
  312. /* dll_dqs_delay_0 */
  313. mtdcr(ddrcfga, DDR0_17);
  314. val = (mfdcr(ddrcfgd) & ~DDR0_17_DLL_DQS_DELAY_0_MASK)
  315. | DDR0_17_DLL_DQS_DELAY_0_ENCODE(dll_dqs_delay_X);
  316. mtdcr(ddrcfgd, val);
  317. debug("DDR0_17=0x%08lx\n", val);
  318. /* dll_dqs_delay_1 to dll_dqs_delay_4 */
  319. mtdcr(ddrcfga, DDR0_18);
  320. val = (mfdcr(ddrcfgd) & ~DDR0_18_DLL_DQS_DELAY_X_MASK)
  321. | DDR0_18_DLL_DQS_DELAY_4_ENCODE(dll_dqs_delay_X)
  322. | DDR0_18_DLL_DQS_DELAY_3_ENCODE(dll_dqs_delay_X)
  323. | DDR0_18_DLL_DQS_DELAY_2_ENCODE(dll_dqs_delay_X)
  324. | DDR0_18_DLL_DQS_DELAY_1_ENCODE(dll_dqs_delay_X);
  325. mtdcr(ddrcfgd, val);
  326. debug("DDR0_18=0x%08lx\n", val);
  327. /* dll_dqs_delay_5 to dll_dqs_delay_8 */
  328. mtdcr(ddrcfga, DDR0_19);
  329. val = (mfdcr(ddrcfgd) & ~DDR0_19_DLL_DQS_DELAY_X_MASK)
  330. | DDR0_19_DLL_DQS_DELAY_8_ENCODE(dll_dqs_delay_X)
  331. | DDR0_19_DLL_DQS_DELAY_7_ENCODE(dll_dqs_delay_X)
  332. | DDR0_19_DLL_DQS_DELAY_6_ENCODE(dll_dqs_delay_X)
  333. | DDR0_19_DLL_DQS_DELAY_5_ENCODE(dll_dqs_delay_X);
  334. mtdcr(ddrcfgd, val);
  335. debug("DDR0_19=0x%08lx\n", val);
  336. /*
  337. * Assert 'start' parameter.
  338. */
  339. mtdcr(ddrcfga, DDR0_02);
  340. val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_ON;
  341. mtdcr(ddrcfgd, val);
  342. ppcMsync();
  343. ppcMbar();
  344. /*
  345. * Wait for the DCC master delay line to finish calibration
  346. */
  347. if (wait_for_dlllock() != 0) {
  348. printf("dlllock did not occur !!!\n");
  349. hang();
  350. }
  351. ppcMsync();
  352. ppcMbar();
  353. if (wait_for_dram_init_complete() != 0) {
  354. printf("dram init complete did not occur !!!\n");
  355. hang();
  356. }
  357. udelay(100); /* wait 100us to ensure init is really completed !!! */
  358. }
  359. #endif /* CONFIG_DDR_DATA_EYE */
  360. #ifdef CONFIG_DDR_ECC
  361. static void wait_ddr_idle(void)
  362. {
  363. /*
  364. * Controller idle status cannot be determined for Denali
  365. * DDR2 code. Just return here.
  366. */
  367. }
  368. static void blank_string(int size)
  369. {
  370. int i;
  371. for (i=0; i<size; i++)
  372. putc('\b');
  373. for (i=0; i<size; i++)
  374. putc(' ');
  375. for (i=0; i<size; i++)
  376. putc('\b');
  377. }
  378. static void program_ecc(u32 start_address,
  379. u32 num_bytes,
  380. u32 tlb_word2_i_value)
  381. {
  382. u32 current_address;
  383. u32 end_address;
  384. u32 address_increment;
  385. u32 val;
  386. char str[] = "ECC generation -";
  387. char slash[] = "\\|/-\\|/-";
  388. int loop = 0;
  389. int loopi = 0;
  390. current_address = start_address;
  391. sync();
  392. eieio();
  393. wait_ddr_idle();
  394. if (tlb_word2_i_value == TLB_WORD2_I_ENABLE) {
  395. /* ECC bit set method for non-cached memory */
  396. address_increment = 4;
  397. end_address = current_address + num_bytes;
  398. puts(str);
  399. while (current_address < end_address) {
  400. *((u32 *)current_address) = 0x00000000;
  401. current_address += address_increment;
  402. if ((loop++ % (2 << 20)) == 0) {
  403. putc('\b');
  404. putc(slash[loopi++ % 8]);
  405. }
  406. }
  407. blank_string(strlen(str));
  408. } else {
  409. /* ECC bit set method for cached memory */
  410. dcbz_area(start_address, num_bytes);
  411. dflush();
  412. }
  413. sync();
  414. eieio();
  415. wait_ddr_idle();
  416. /* Clear error status */
  417. mfsdram(DDR0_00, val);
  418. mtsdram(DDR0_00, val | DDR0_00_INT_ACK_ALL);
  419. /* Set 'int_mask' parameter to functionnal value */
  420. mfsdram(DDR0_01, val);
  421. mtsdram(DDR0_01, ((val &~ DDR0_01_INT_MASK_MASK) | DDR0_01_INT_MASK_ALL_OFF));
  422. sync();
  423. eieio();
  424. wait_ddr_idle();
  425. }
  426. #endif
  427. static __inline__ u32 get_mcsr(void)
  428. {
  429. u32 val;
  430. asm volatile("mfspr %0, 0x23c" : "=r" (val) :);
  431. return val;
  432. }
  433. static __inline__ void set_mcsr(u32 val)
  434. {
  435. asm volatile("mtspr 0x23c, %0" : "=r" (val) :);
  436. }
  437. /*************************************************************************
  438. *
  439. * initdram -- 440EPx's DDR controller is a DENALI Core
  440. *
  441. ************************************************************************/
  442. long int initdram (int board_type)
  443. {
  444. u32 val;
  445. mtsdram(DDR0_02, 0x00000000);
  446. mtsdram(DDR0_00, 0x0000190A);
  447. mtsdram(DDR0_01, 0x01000000);
  448. mtsdram(DDR0_03, 0x02030603); /* A suitable burst length was taken. CAS is right for our board */
  449. mtsdram(DDR0_04, 0x0A030300);
  450. mtsdram(DDR0_05, 0x02020308);
  451. mtsdram(DDR0_06, 0x0103C812);
  452. mtsdram(DDR0_07, 0x00090100);
  453. mtsdram(DDR0_08, 0x02c80001);
  454. mtsdram(DDR0_09, 0x00011D5F);
  455. mtsdram(DDR0_10, 0x00000300);
  456. mtsdram(DDR0_11, 0x000CC800);
  457. mtsdram(DDR0_12, 0x00000003);
  458. mtsdram(DDR0_14, 0x00000000);
  459. mtsdram(DDR0_17, 0x1e000000);
  460. mtsdram(DDR0_18, 0x1e1e1e1e);
  461. mtsdram(DDR0_19, 0x1e1e1e1e);
  462. mtsdram(DDR0_20, 0x0B0B0B0B);
  463. mtsdram(DDR0_21, 0x0B0B0B0B);
  464. #ifdef CONFIG_DDR_ECC
  465. mtsdram(DDR0_22, 0x00267F0B | DDR0_22_CTRL_RAW_ECC_ENABLE); /* enable ECC */
  466. #else
  467. mtsdram(DDR0_22, 0x00267F0B);
  468. #endif
  469. mtsdram(DDR0_23, 0x01000000);
  470. mtsdram(DDR0_24, 0x01010001);
  471. mtsdram(DDR0_26, 0x2D93028A);
  472. mtsdram(DDR0_27, 0x0784682B);
  473. mtsdram(DDR0_28, 0x00000080);
  474. mtsdram(DDR0_31, 0x00000000);
  475. mtsdram(DDR0_42, 0x01000006);
  476. mtsdram(DDR0_43, 0x030A0200);
  477. mtsdram(DDR0_44, 0x00000003);
  478. mtsdram(DDR0_02, 0x00000001); /* Activate the denali core */
  479. wait_for_dlllock();
  480. /*
  481. * Program tlb entries for this size (dynamic)
  482. */
  483. program_tlb(0, 0, CFG_MBYTES_SDRAM << 20, MY_TLB_WORD2_I_ENABLE);
  484. /*
  485. * Setup 2nd TLB with same physical address but different virtual address
  486. * with cache enabled. This is done for fast ECC generation.
  487. */
  488. program_tlb(0, CFG_DDR_CACHED_ADDR, CFG_MBYTES_SDRAM << 20, 0);
  489. #ifdef CONFIG_DDR_DATA_EYE
  490. /*
  491. * Perform data eye search if requested.
  492. */
  493. denali_core_search_data_eye(CFG_DDR_CACHED_ADDR, CFG_MBYTES_SDRAM << 20);
  494. /*
  495. * Clear possible errors resulting from data-eye-search.
  496. * If not done, then we could get an interrupt later on when
  497. * exceptions are enabled.
  498. */
  499. val = get_mcsr();
  500. set_mcsr(val);
  501. #endif
  502. #ifdef CONFIG_DDR_ECC
  503. /*
  504. * If ECC is enabled, initialize the parity bits.
  505. */
  506. program_ecc(CFG_DDR_CACHED_ADDR, CFG_MBYTES_SDRAM << 20, 0);
  507. #endif
  508. return (CFG_MBYTES_SDRAM << 20);
  509. }