M54418TWR.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448
  1. /*
  2. * Configuation settings for the Freescale MCF54418 TWR board.
  3. *
  4. * Copyright 2010-2012 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _M54418TWR_H
  29. #define _M54418TWR_H
  30. /*
  31. * High Level Configuration Options
  32. * (easy to change)
  33. */
  34. #define CONFIG_MCF5441x /* define processor family */
  35. #define CONFIG_M54418 /* define processor type */
  36. #define CONFIG_M54418TWR /* M54418TWR board */
  37. #define CONFIG_MCFUART
  38. #define CONFIG_SYS_UART_PORT (0)
  39. #define CONFIG_BAUDRATE 115200
  40. #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  41. #undef CONFIG_WATCHDOG
  42. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  43. /*
  44. * BOOTP options
  45. */
  46. #define CONFIG_BOOTP_BOOTFILESIZE
  47. #define CONFIG_BOOTP_BOOTPATH
  48. #define CONFIG_BOOTP_GATEWAY
  49. #define CONFIG_BOOTP_HOSTNAME
  50. /* Command line configuration */
  51. #include <config_cmd_default.h>
  52. #define CONFIG_CMD_BOOTD
  53. #define CONFIG_CMD_CACHE
  54. #undef CONFIG_CMD_DATE
  55. #define CONFIG_CMD_DHCP
  56. #define CONFIG_CMD_ELF
  57. #undef CONFIG_CMD_FLASH
  58. #undef CONFIG_CMD_I2C
  59. #undef CONFIG_CMD_JFFS2
  60. #undef CONFIG_CMD_UBI
  61. #define CONFIG_CMD_MEMORY
  62. #define CONFIG_CMD_MISC
  63. #define CONFIG_CMD_MII
  64. #undef CONFIG_CMD_NAND
  65. #undef CONFIG_CMD_NAND_YAFFS
  66. #define CONFIG_CMD_NET
  67. #define CONFIG_CMD_NFS
  68. #define CONFIG_CMD_PING
  69. #define CONFIG_CMD_REGINFO
  70. #define CONFIG_CMD_SPI
  71. #define CONFIG_CMD_SF
  72. #undef CONFIG_CMD_IMLS
  73. #undef CONFIG_CMD_LOADB
  74. #undef CONFIG_CMD_LOADS
  75. /*
  76. * NAND FLASH
  77. */
  78. #ifdef CONFIG_CMD_NAND
  79. #define CONFIG_JFFS2_NAND
  80. #define CONFIG_NAND_FSL_NFC
  81. #define CONFIG_SYS_NAND_BASE 0xFC0FC000
  82. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  83. #define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
  84. #define CONFIG_SYS_NAND_SELECT_DEVICE
  85. #define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
  86. #endif
  87. /* Network configuration */
  88. #define CONFIG_MCFFEC
  89. #ifdef CONFIG_MCFFEC
  90. #define CONFIG_NET_MULTI 1
  91. #define CONFIG_MII 1
  92. #define CONFIG_MII_INIT 1
  93. #define CONFIG_SYS_DISCOVER_PHY
  94. #define CONFIG_SYS_RX_ETH_BUFFER 2
  95. #define CONFIG_SYS_FAULT_ECCONFIG_SYS_NO_FLASHHO_LINK_DOWN
  96. #define CONFIG_SYS_TX_ETH_BUFFER 2
  97. #define CONFIG_HAS_ETH1
  98. #define CONFIG_SYS_FEC0_PINMUX 0
  99. #define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
  100. #define CONFIG_SYS_FEC1_PINMUX 0
  101. #define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_MIIBASE
  102. #define MCFFEC_TOUT_LOOP 50000
  103. #define CONFIG_SYS_FEC0_PHYADDR 0
  104. #define CONFIG_SYS_FEC1_PHYADDR 1
  105. #define CONFIG_BOOTDELAY 2 /* autoboot after 5 seconds */
  106. #ifdef CONFIG_SYS_NAND_BOOT
  107. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rw rootfstype=jffs2 " \
  108. "mtdparts=NAND:1M(u-boot)ro,7M(kernel)ro," \
  109. "-(jffs2) console=ttyS0,115200"
  110. #else
  111. #define CONFIG_BOOTARGS "root=/dev/nfs rw nfsroot=" \
  112. __stringify(CONFIG_SERVERIP) ":/tftpboot/" \
  113. __stringify(CONFIG_IPADDR) " ip=" \
  114. __stringify(CONFIG_IPADDR) ":" \
  115. __stringify(CONFIG_SERVERIP)":" \
  116. __stringify(CONFIG_GATEWAYIP)": " \
  117. __stringify(CONFIG_NETMASK) \
  118. "::eth0:off:rw console=ttyS0,115200"
  119. #endif
  120. #define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
  121. #define CONFIG_ETH1ADDR 00:e0:0c:bc:e5:61
  122. #define CONFIG_ETHPRIME "FEC0"
  123. #define CONFIG_IPADDR 192.168.1.2
  124. #define CONFIG_NETMASK 255.255.255.0
  125. #define CONFIG_SERVERIP 192.168.1.1
  126. #define CONFIG_GATEWAYIP 192.168.1.1
  127. #define CONFIG_OVERWRITE_ETHADDR_ONCE
  128. #define CONFIG_SYS_FEC_BUF_USE_SRAM
  129. /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
  130. #ifndef CONFIG_SYS_DISCOVER_PHY
  131. #define FECDUPLEX FULL
  132. #define FECSPEED _100BASET
  133. #define LINKSTATUS 1
  134. #else
  135. #define LINKSTATUS 0
  136. #ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  137. #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
  138. #endif
  139. #endif /* CONFIG_SYS_DISCOVER_PHY */
  140. #endif
  141. #define CONFIG_HOSTNAME M54418TWR
  142. #if defined(CONFIG_CF_SBF)
  143. /* ST Micro serial flash */
  144. #define CONFIG_SYS_LOAD_ADDR2 0x40010007
  145. #define CONFIG_EXTRA_ENV_SETTINGS \
  146. "netdev=eth0\0" \
  147. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  148. "loadaddr=0x40010000\0" \
  149. "sbfhdr=sbfhdr.bin\0" \
  150. "uboot=u-boot.bin\0" \
  151. "load=tftp ${loadaddr} ${sbfhdr};" \
  152. "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
  153. "upd=run load; run prog\0" \
  154. "prog=sf probe 0:1 1000000 3;" \
  155. "sf erase 0 40000;" \
  156. "sf write ${loadaddr} 0 40000;" \
  157. "save\0" \
  158. ""
  159. #elif defined(CONFIG_SYS_NAND_BOOT)
  160. #define CONFIG_EXTRA_ENV_SETTINGS \
  161. "netdev=eth0\0" \
  162. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  163. "loadaddr=0x40010000\0" \
  164. "u-boot=u-boot.bin\0" \
  165. "load=tftp ${loadaddr} ${u-boot};\0" \
  166. "upd=run load; run prog\0" \
  167. "prog=nand device 0;" \
  168. "nand erase 0 40000;" \
  169. "nb_update ${loadaddr} ${filesize};" \
  170. "save\0" \
  171. ""
  172. #else
  173. #define CONFIG_SYS_UBOOT_END 0x3FFFF
  174. #define CONFIG_EXTRA_ENV_SETTINGS \
  175. "netdev=eth0\0" \
  176. "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
  177. "loadaddr=40010000\0" \
  178. "u-boot=u-boot.bin\0" \
  179. "load=tftp ${loadaddr) ${u-boot}\0" \
  180. "upd=run load; run prog\0" \
  181. "prog=prot off mram" " ;" \
  182. "cp.b ${loadaddr} 0 ${filesize};" \
  183. "save\0" \
  184. ""
  185. #endif
  186. /* Realtime clock */
  187. #undef CONFIG_MCFRTC
  188. #define CONFIG_RTC_MCFRRTC
  189. #define CONFIG_SYS_MCFRRTC_BASE 0xFC0A8000
  190. /* Timer */
  191. #define CONFIG_MCFTMR
  192. #undef CONFIG_MCFPIT
  193. /* I2c */
  194. #undef CONFIG_FSL_I2C
  195. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  196. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  197. /* I2C speed and slave address */
  198. #define CONFIG_SYS_I2C_SPEED 80000
  199. #define CONFIG_SYS_I2C_SLAVE 0x7F
  200. #define CONFIG_SYS_I2C_OFFSET 0x58000
  201. #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
  202. /* DSPI and Serial Flash */
  203. #define CONFIG_CF_SPI
  204. #define CONFIG_CF_DSPI
  205. #define CONFIG_SERIAL_FLASH
  206. #define CONFIG_HARD_SPI
  207. #define CONFIG_SYS_SBFHDR_SIZE 0x7
  208. #ifdef CONFIG_CMD_SPI
  209. # define CONFIG_SPI_FLASH
  210. # define CONFIG_SPI_FLASH_ATMEL
  211. # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
  212. DSPI_CTAR_PCSSCK_1CLK | \
  213. DSPI_CTAR_PASC(0) | \
  214. DSPI_CTAR_PDT(0) | \
  215. DSPI_CTAR_CSSCK(0) | \
  216. DSPI_CTAR_ASC(0) | \
  217. DSPI_CTAR_DT(1))
  218. # define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
  219. # define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
  220. #endif
  221. /* Input, PCI, Flexbus, and VCO */
  222. #define CONFIG_EXTRA_CLOCK
  223. #define CONFIG_PRAM 2048 /* 2048 KB */
  224. /* HUSH */
  225. #define CONFIG_SYS_HUSH_PARSER 1
  226. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  227. #define CONFIG_SYS_PROMPT "-> "
  228. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  229. #if defined(CONFIG_CMD_KGDB)
  230. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  231. #else
  232. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  233. #endif
  234. /* Print Buffer Size */
  235. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  236. sizeof(CONFIG_SYS_PROMPT) + 16)
  237. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  238. /* Boot Argument Buffer Size */
  239. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  240. #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
  241. #define CONFIG_SYS_HZ 1000
  242. #define CONFIG_SYS_MBAR 0xFC000000
  243. /*
  244. * Low Level Configuration Settings
  245. * (address mappings, register initial values, etc.)
  246. * You should know what you are doing if you make changes here.
  247. */
  248. /*-----------------------------------------------------------------------
  249. * Definitions for initial stack pointer and data area (in DPRAM)
  250. */
  251. #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
  252. /* End of used area in internal SRAM */
  253. #define CONFIG_SYS_INIT_RAM_SIZE 0x10000
  254. #define CONFIG_SYS_INIT_RAM_CTRL 0x221
  255. /* size in bytes reserved for initial data */
  256. #define CONFIG_SYS_GBL_DATA_SIZE 256
  257. #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - \
  258. CONFIG_SYS_GBL_DATA_SIZE) - 32)
  259. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  260. #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
  261. /*-----------------------------------------------------------------------
  262. * Start addresses for the final memory configuration
  263. * (Set up by the startup code)
  264. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  265. */
  266. #define CONFIG_SYS_SDRAM_BASE 0x40000000
  267. #define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
  268. #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + 0x400)
  269. #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
  270. #define CONFIG_SYS_DRAM_TEST
  271. #if defined(CONFIG_CF_SBF) || defined(CONFIG_SYS_NAND_BOOT)
  272. #define CONFIG_SERIAL_BOOT
  273. #endif
  274. #if defined(CONFIG_SERIAL_BOOT)
  275. #define CONFIG_SYS_MONITOR_BASE (TEXT_BASE + 0x400)
  276. #else
  277. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  278. #endif
  279. #define CONFIG_SYS_BOOTPARAMS_LEN (64 * 1024)
  280. /* Reserve 256 kB for Monitor */
  281. #define CONFIG_SYS_MONITOR_LEN (256 << 10)
  282. /* Reserve 256 kB for malloc() */
  283. #define CONFIG_SYS_MALLOC_LEN (256 << 10)
  284. /*
  285. * For booting Linux, the board info and command line data
  286. * have to be in the first 8 MB of memory, since this is
  287. * the maximum mapped by the Linux kernel during initialization ??
  288. */
  289. /* Initial Memory map for Linux */
  290. #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + \
  291. (CONFIG_SYS_SDRAM_SIZE << 20))
  292. /* Configuration for environment
  293. * Environment is embedded in u-boot in the second sector of the flash
  294. */
  295. #if !defined(CONFIG_SERIAL_BOOT) /*MRAM boot*/
  296. #define CONFIG_SYS_NO_FLASH
  297. #define CONFIG_ENV_IS_IN_MRAM 1
  298. #define CONFIG_ENV_ADDR (0x40000 - 0x1000) /*MRAM size 40000*/
  299. #define CONFIG_ENV_SIZE 0x1000
  300. #endif
  301. #if defined(CONFIG_CF_SBF)
  302. #define CONFIG_SYS_NO_FLASH
  303. #define CONFIG_ENV_IS_IN_SPI_FLASH 1
  304. #define CONFIG_ENV_SPI_CS 1
  305. #define CONFIG_ENV_OFFSET 0x40000
  306. #define CONFIG_ENV_SIZE 0x2000
  307. #define CONFIG_ENV_SECT_SIZE 0x10000
  308. #endif
  309. #if defined(CONFIG_SYS_NAND_BOOT)
  310. #define CONFIG_SYS_NO_FLASH
  311. #define CONFIG_ENV_IS_NOWHERE
  312. #define CONFIG_ENV_OFFSET 0x80000
  313. #define CONFIG_ENV_SIZE 0x20000
  314. #define CONFIG_ENV_SECT_SIZE 0x20000
  315. #endif
  316. #undef CONFIG_ENV_OVERWRITE
  317. /* FLASH organization */
  318. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
  319. #undef CONFIG_SYS_FLASH_CFI
  320. #ifdef CONFIG_SYS_FLASH_CFI
  321. #define CONFIG_FLASH_CFI_DRIVER 1
  322. /* Max size that the board might have */
  323. #define CONFIG_SYS_FLASH_SIZE 0x1000000
  324. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  325. /* max number of memory banks */
  326. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  327. /* max number of sectors on one chip */
  328. #define CONFIG_SYS_MAX_FLASH_SECT 270
  329. /* "Real" (hardware) sectors protection */
  330. #define CONFIG_SYS_FLASH_PROTECTION
  331. #define CONFIG_SYS_FLASH_CHECKSUM
  332. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
  333. #else
  334. /* max number of sectors on one chip */
  335. #define CONFIG_SYS_MAX_FLASH_SECT 270
  336. /* max number of sectors on one chip */
  337. #define CONFIG_SYS_MAX_FLASH_BANKS 0
  338. #endif
  339. /*
  340. * This is setting for JFFS2 support in u-boot.
  341. * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
  342. */
  343. #ifdef CONFIG_CMD_JFFS2
  344. #define CONFIG_JFFS2_DEV "nand0"
  345. #define CONFIG_JFFS2_PART_OFFSET (0x800000)
  346. #define CONFIG_CMD_MTDPARTS
  347. #define CONFIG_MTD_DEVICE
  348. #define MTDIDS_DEFAULT "nand0=m54418twr.nand"
  349. #define MTDPARTS_DEFAULT "mtdparts=m54418twr.nand:1m(data)," \
  350. "7m(kernel)," \
  351. "-(rootfs)"
  352. #endif
  353. #ifdef CONFIG_CMD_UBI
  354. #define CONFIG_CMD_MTDPARTS
  355. #define CONFIG_MTD_DEVICE /* needed for mtdparts command */
  356. #define CONFIG_MTD_PARTITIONS /* mtdparts and UBI support */
  357. #define CONFIG_RBTREE
  358. #define MTDIDS_DEFAULT "nand0=NAND"
  359. #define MTDPARTS_DEFAULT "mtdparts=NAND:1m(u-boot)," \
  360. "-(ubi)"
  361. #endif
  362. /* Cache Configuration */
  363. #define CONFIG_SYS_CACHELINE_SIZE 16
  364. #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  365. CONFIG_SYS_INIT_RAM_SIZE - 8)
  366. #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  367. CONFIG_SYS_INIT_RAM_SIZE - 4)
  368. #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
  369. #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
  370. #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
  371. CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
  372. CF_ACR_EN | CF_ACR_SM_ALL)
  373. #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
  374. CF_CACR_ICINVA | CF_CACR_EUSP)
  375. #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
  376. CF_CACR_DEC | CF_CACR_DDCM_P | \
  377. CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
  378. #define CACR_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
  379. CONFIG_SYS_INIT_RAM_SIZE - 12)
  380. /*-----------------------------------------------------------------------
  381. * Memory bank definitions
  382. */
  383. /*
  384. * CS0 - NOR Flash 16MB
  385. * CS1 - Available
  386. * CS2 - Available
  387. * CS3 - Available
  388. * CS4 - Available
  389. * CS5 - Available
  390. */
  391. /* Flash */
  392. #define CONFIG_SYS_CS0_BASE 0x00000000
  393. #define CONFIG_SYS_CS0_MASK 0x000F0101
  394. #define CONFIG_SYS_CS0_CTRL 0x00001D60
  395. #endif /* _M54418TWR_H */