TB5200.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2006
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #define CONFIG_TB5200 1 /* ... on a TB5200 base board */
  36. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  37. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  38. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  39. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  40. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  41. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  42. #endif
  43. /*
  44. * Serial console configuration
  45. */
  46. #define CONFIG_PSC_CONSOLE 1 /* default console is on PSC1 */
  47. #define CONFIG_SERIAL_MULTI 1 /* support multiple consoles */
  48. #define CONFIG_PSC_CONSOLE2 6 /* second console is on PSC6 */
  49. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  50. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  51. /*
  52. * Video console
  53. */
  54. #if 1
  55. #define CONFIG_VIDEO
  56. #define CONFIG_VIDEO_SM501
  57. #define CONFIG_VIDEO_SM501_32BPP
  58. #define CONFIG_CFB_CONSOLE
  59. #define CONFIG_VIDEO_LOGO
  60. #define CONFIG_VGA_AS_SINGLE_DEVICE
  61. #define CONFIG_CONSOLE_EXTRA_INFO
  62. #define CONFIG_VIDEO_SW_CURSOR
  63. #define CONFIG_SPLASH_SCREEN
  64. #define CFG_CONSOLE_IS_IN_ENV
  65. #endif
  66. #ifdef CONFIG_VIDEO
  67. #define ADD_BMP_CMD CFG_CMD_BMP
  68. #else
  69. #define ADD_BMP_CMD 0
  70. #endif
  71. /* Partitions */
  72. #define CONFIG_MAC_PARTITION
  73. #define CONFIG_DOS_PARTITION
  74. #define CONFIG_ISO_PARTITION
  75. /* USB */
  76. #define CONFIG_USB_OHCI
  77. #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
  78. #define CONFIG_USB_STORAGE
  79. /* POST support */
  80. #define CONFIG_POST (CFG_POST_MEMORY | \
  81. CFG_POST_CPU | \
  82. CFG_POST_I2C)
  83. #ifdef CONFIG_POST
  84. #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  85. /* preserve space for the post_word at end of on-chip SRAM */
  86. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  87. #else
  88. #define CFG_CMD_POST_DIAG 0
  89. #endif
  90. /* IDE */
  91. #define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2)
  92. /*
  93. * Supported commands
  94. */
  95. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  96. ADD_BMP_CMD | \
  97. ADD_IDE_CMD | \
  98. ADD_PCI_CMD | \
  99. ADD_USB_CMD | \
  100. CFG_CMD_ASKENV | \
  101. CFG_CMD_DATE | \
  102. CFG_CMD_DHCP | \
  103. CFG_CMD_ECHO | \
  104. CFG_CMD_EEPROM | \
  105. CFG_CMD_I2C | \
  106. CFG_CMD_JFFS2 | \
  107. CFG_CMD_MII | \
  108. CFG_CMD_NFS | \
  109. CFG_CMD_PING | \
  110. CFG_CMD_POST_DIAG | \
  111. CFG_CMD_REGINFO | \
  112. CFG_CMD_SNTP | \
  113. CFG_CMD_BSP)
  114. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  115. #include <cmd_confdefs.h>
  116. #define CONFIG_TIMESTAMP /* display image timestamps */
  117. #if (TEXT_BASE == 0xFC000000) /* Boot low */
  118. # define CFG_LOWBOOT 1
  119. #endif
  120. /*
  121. * Autobooting
  122. */
  123. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  124. #define CONFIG_PREBOOT "echo;" \
  125. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  126. "echo"
  127. #undef CONFIG_BOOTARGS
  128. #if defined(CONFIG_TQM5200_B)
  129. #define CONFIG_EXTRA_ENV_SETTINGS \
  130. "netdev=eth0\0" \
  131. "rootpath=/opt/eldk/ppc_6xx\0" \
  132. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  133. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  134. "nfsroot=${serverip}:${rootpath}\0" \
  135. "addip=setenv bootargs ${bootargs} " \
  136. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  137. ":${hostname}:${netdev}:off panic=1\0" \
  138. "flash_self=run ramargs addip;" \
  139. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  140. "flash_nfs=run nfsargs addip;" \
  141. "bootm ${kernel_addr}\0" \
  142. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  143. "bootfile=/tftpboot/tqm5200/uImage\0" \
  144. "load=tftp 200000 ${u-boot}\0" \
  145. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  146. "update=protect off FC000000 FC07FFFF;" \
  147. "erase FC000000 FC07FFFF;" \
  148. "cp.b 200000 FC000000 ${filesize};" \
  149. "protect on FC000000 FC07FFFF\0" \
  150. ""
  151. #else
  152. #define CONFIG_EXTRA_ENV_SETTINGS \
  153. "netdev=eth0\0" \
  154. "rootpath=/opt/eldk/ppc_6xx\0" \
  155. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  156. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  157. "nfsroot=${serverip}:${rootpath}\0" \
  158. "addip=setenv bootargs ${bootargs} " \
  159. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  160. ":${hostname}:${netdev}:off panic=1\0" \
  161. "flash_self=run ramargs addip;" \
  162. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  163. "flash_nfs=run nfsargs addip;" \
  164. "bootm ${kernel_addr}\0" \
  165. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  166. "bootfile=/tftpboot/tqm5200/uImage\0" \
  167. "load=tftp 200000 $(u-boot)\0" \
  168. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  169. "update=protect off FC000000 FC05FFFF;" \
  170. "erase FC000000 FC05FFFF;" \
  171. "cp.b 200000 FC000000 ${filesize};" \
  172. "protect on FC000000 FC05FFFF\0" \
  173. ""
  174. #endif /* CONFIG_TQM5200_B */
  175. #define CONFIG_BOOTCOMMAND "run net_nfs"
  176. /*
  177. * IPB Bus clocking configuration.
  178. */
  179. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  180. #if defined(CFG_IPBCLK_EQUALS_XLBCLK)
  181. /*
  182. * PCI Bus clocking configuration
  183. *
  184. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  185. * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  186. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  187. */
  188. #define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  189. #endif
  190. /*
  191. * I2C configuration
  192. */
  193. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  194. #define CFG_I2C_MODULE 2 /* Select I2C module #2 */
  195. /*
  196. * I2C clock frequency
  197. *
  198. * Please notice, that the resulting clock frequency could differ from the
  199. * configured value. This is because the I2C clock is derived from system
  200. * clock over a frequency divider with only a few divider values. U-boot
  201. * calculates the best approximation for CFG_I2C_SPEED. However the calculated
  202. * approximation allways lies below the configured value, never above.
  203. */
  204. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  205. #define CFG_I2C_SLAVE 0x7F
  206. /*
  207. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  208. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  209. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  210. * same configuration could be used.
  211. */
  212. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  213. #define CFG_I2C_EEPROM_ADDR_LEN 2
  214. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  215. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  216. /* List of I2C addresses to be verified by POST */
  217. #undef I2C_ADDR_LIST
  218. #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
  219. CFG_I2C_RTC_ADDR, \
  220. CFG_I2C_SLAVE }
  221. /*
  222. * Flash configuration
  223. */
  224. #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
  225. /* use CFI flash driver */
  226. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  227. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  228. #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
  229. #define CFG_FLASH_EMPTY_INFO
  230. #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
  231. #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  232. #define CFG_FLASH_USE_BUFFER_WRITE 1
  233. #if !defined(CFG_LOWBOOT)
  234. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
  235. #else /* CFG_LOWBOOT */
  236. #if defined(CONFIG_TQM5200_B)
  237. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00080000)
  238. #else
  239. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
  240. #endif /* CONFIG_TQM5200_B */
  241. #endif /* CFG_LOWBOOT */
  242. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  243. (= chip selects) */
  244. /* Dynamic MTD partition support */
  245. #define CONFIG_JFFS2_CMDLINE
  246. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  247. #if defined(CONFIG_TQM5200_B)
  248. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:768k(firmware)," \
  249. "1280k(kernel)," \
  250. "2m(initrd)," \
  251. "4m(small-fs)," \
  252. "16m(big-fs)," \
  253. "8m(misc)"
  254. #else
  255. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  256. "1408k(kernel)," \
  257. "2m(initrd)," \
  258. "4m(small-fs)," \
  259. "16m(big-fs)," \
  260. "8m(misc)"
  261. #endif /* CONFIG_TQM5200_B */
  262. /*
  263. * Environment settings
  264. */
  265. #define CFG_ENV_IS_IN_FLASH 1
  266. #define CFG_ENV_SIZE 0x10000
  267. #if defined(CONFIG_TQM5200_B)
  268. #define CFG_ENV_SECT_SIZE 0x40000
  269. #else
  270. #define CFG_ENV_SECT_SIZE 0x20000
  271. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
  272. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  273. #endif /* CONFIG_TQM5200_B */
  274. /*
  275. * Memory map
  276. */
  277. #define CFG_MBAR 0xF0000000
  278. #define CFG_SDRAM_BASE 0x00000000
  279. #define CFG_DEFAULT_MBAR 0x80000000
  280. /* Use ON-Chip SRAM until RAM will be available */
  281. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  282. #ifdef CONFIG_POST
  283. /* preserve space for the post_word at end of on-chip SRAM */
  284. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  285. #else
  286. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  287. #endif
  288. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  289. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  290. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  291. #define CFG_MONITOR_BASE TEXT_BASE
  292. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  293. # define CFG_RAMBOOT 1
  294. #endif
  295. #if defined(CONFIG_TQM5200_B)
  296. #define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  297. #else
  298. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  299. #endif /* CONFIG_TQM5200_B */
  300. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
  301. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  302. /*
  303. * Ethernet configuration
  304. */
  305. #define CONFIG_MPC5xxx_FEC 1
  306. /*
  307. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  308. */
  309. /* #define CONFIG_FEC_10MBIT 1 */
  310. #define CONFIG_PHY_ADDR 0x00
  311. /*
  312. * GPIO configuration
  313. *
  314. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  315. * Bit 0 (mask: 0x80000000): 1
  316. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  317. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  318. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  319. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  320. * (because, there I2C1 is used as I2C bus)
  321. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  322. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  323. * 000 -> All PSC2 pins are GIOPs
  324. * 001 -> CAN1/2 on PSC2 pins
  325. * Use for REV100 STK52xx boards
  326. * use PSC3: Bits 20:23 (mask: 0x00000300):
  327. * 0001 -> USB2
  328. * 0000 -> GPIO
  329. * use PSC6:
  330. * on STK52xx:
  331. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  332. * Bits 9:11 (mask: 0x00700000):
  333. * 101 -> PSC6 : Extended POST test is not available
  334. * on MINI-FAP and TQM5200_IB:
  335. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  336. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  337. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  338. * tests.
  339. */
  340. #define CFG_GPS_PORT_CONFIG 0x81500114
  341. /*
  342. * RTC configuration
  343. */
  344. #define CONFIG_RTC_M41T11 1
  345. #define CFG_I2C_RTC_ADDR 0x68
  346. #define CFG_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
  347. year */
  348. /*
  349. * Miscellaneous configurable options
  350. */
  351. #define CFG_LONGHELP /* undef to save memory */
  352. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  353. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  354. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  355. #else
  356. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  357. #endif
  358. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  359. #define CFG_MAXARGS 16 /* max number of command args */
  360. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  361. /* Enable an alternate, more extensive memory test */
  362. #define CFG_ALT_MEMTEST
  363. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  364. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  365. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  366. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  367. /*
  368. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  369. * which is normally part of the default commands (CFV_CMD_DFL)
  370. */
  371. #define CONFIG_LOOPW
  372. /*
  373. * Various low-level settings
  374. */
  375. #if defined(CONFIG_MPC5200)
  376. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  377. #define CFG_HID0_FINAL HID0_ICE
  378. #else
  379. #define CFG_HID0_INIT 0
  380. #define CFG_HID0_FINAL 0
  381. #endif
  382. #define CFG_BOOTCS_START CFG_FLASH_BASE
  383. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  384. #ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
  385. #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  386. #else
  387. #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  388. #endif
  389. #define CFG_CS0_START CFG_FLASH_BASE
  390. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  391. #define CONFIG_LAST_STAGE_INIT
  392. /*
  393. * SRAM - Do not map below 2 GB in address space, because this area is used
  394. * for SDRAM autosizing.
  395. */
  396. #define CFG_CS2_START 0xE5000000
  397. #define CFG_CS2_SIZE 0x100000 /* 1 MByte */
  398. #define CFG_CS2_CFG 0x0004D930
  399. /*
  400. * Grafic controller - Do not map below 2 GB in address space, because this
  401. * area is used for SDRAM autosizing.
  402. */
  403. #define SM501_FB_BASE 0xE0000000
  404. #define CFG_CS1_START (SM501_FB_BASE)
  405. #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
  406. #define CFG_CS1_CFG 0x8F48FF70
  407. #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
  408. #define CFG_CS_BURST 0x00000000
  409. #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  410. #define CFG_RESET_ADDRESS 0xff000000
  411. /*-----------------------------------------------------------------------
  412. * USB stuff
  413. *-----------------------------------------------------------------------
  414. */
  415. #define CONFIG_USB_CLOCK 0x0001BBBB
  416. #define CONFIG_USB_CONFIG 0x00001000
  417. /*-----------------------------------------------------------------------
  418. * IDE/ATA stuff Supports IDE harddisk
  419. *-----------------------------------------------------------------------
  420. */
  421. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  422. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  423. #undef CONFIG_IDE_LED /* LED for ide not supported */
  424. #define CONFIG_IDE_RESET /* reset for ide supported */
  425. #define CONFIG_IDE_PREINIT
  426. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  427. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  428. #define CFG_ATA_IDE0_OFFSET 0x0000
  429. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  430. /* Offset for data I/O */
  431. #define CFG_ATA_DATA_OFFSET (0x0060)
  432. /* Offset for normal register accesses */
  433. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  434. /* Offset for alternate registers */
  435. #define CFG_ATA_ALT_OFFSET (0x005C)
  436. /* Interval between registers */
  437. #define CFG_ATA_STRIDE 4
  438. #endif /* __CONFIG_H */