IceCube.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * (C) Copyright 2003-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_ICECUBE 1 /* ... on IceCube board */
  31. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  32. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  33. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  34. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  35. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  36. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  37. #endif
  38. /*
  39. * Serial console configuration
  40. */
  41. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  42. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  43. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  44. #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
  45. /*
  46. * PCI Mapping:
  47. * 0x40000000 - 0x4fffffff - PCI Memory
  48. * 0x50000000 - 0x50ffffff - PCI IO Space
  49. */
  50. #define CONFIG_PCI
  51. #if defined(CONFIG_PCI)
  52. #define CONFIG_PCI_PNP 1
  53. #define CONFIG_PCI_SCAN_SHOW 1
  54. #define CONFIG_PCI_MEM_BUS 0x40000000
  55. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  56. #define CONFIG_PCI_MEM_SIZE 0x10000000
  57. #define CONFIG_PCI_IO_BUS 0x50000000
  58. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  59. #define CONFIG_PCI_IO_SIZE 0x01000000
  60. #define ADD_PCI_CMD CFG_CMD_PCI
  61. #endif
  62. #define CFG_XLB_PIPELINING 1
  63. #define CONFIG_NET_MULTI 1
  64. #define CONFIG_MII 1
  65. #define CONFIG_EEPRO100 1
  66. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  67. #define CONFIG_NS8382X 1
  68. #else /* MPC5100 */
  69. #define CONFIG_MII 1
  70. #define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
  71. #endif
  72. /* Partitions */
  73. #define CONFIG_MAC_PARTITION
  74. #define CONFIG_DOS_PARTITION
  75. #define CONFIG_ISO_PARTITION
  76. /* USB */
  77. #if 1
  78. #define CONFIG_USB_OHCI
  79. #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
  80. #define CONFIG_USB_STORAGE
  81. #else
  82. #define ADD_USB_CMD 0
  83. #endif
  84. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  85. /*
  86. * Supported commands
  87. */
  88. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  89. CFG_CMD_EEPROM | \
  90. CFG_CMD_FAT | \
  91. CFG_CMD_I2C | \
  92. CFG_CMD_IDE | \
  93. CFG_CMD_NFS | \
  94. CFG_CMD_SNTP | \
  95. ADD_PCI_CMD | \
  96. ADD_USB_CMD )
  97. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  98. #include <cmd_confdefs.h>
  99. #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  100. # define CFG_LOWBOOT 1
  101. # define CFG_LOWBOOT16 1
  102. #endif
  103. #if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
  104. #if defined(CONFIG_LITE5200B)
  105. # error CFG_LOWBOOT08 is incompatible with the Lite5200B
  106. #else
  107. # define CFG_LOWBOOT 1
  108. # define CFG_LOWBOOT08 1
  109. #endif
  110. #endif
  111. /*
  112. * Autobooting
  113. */
  114. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  115. #define CONFIG_PREBOOT "echo;" \
  116. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  117. "echo"
  118. #undef CONFIG_BOOTARGS
  119. #define CONFIG_EXTRA_ENV_SETTINGS \
  120. "netdev=eth0\0" \
  121. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  122. "nfsroot=${serverip}:${rootpath}\0" \
  123. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  124. "addip=setenv bootargs ${bootargs} " \
  125. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  126. ":${hostname}:${netdev}:off panic=1\0" \
  127. "flash_nfs=run nfsargs addip;" \
  128. "bootm ${kernel_addr}\0" \
  129. "flash_self=run ramargs addip;" \
  130. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  131. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  132. "rootpath=/opt/eldk/ppc_82xx\0" \
  133. "bootfile=/tftpboot/MPC5200/uImage\0" \
  134. ""
  135. #define CONFIG_BOOTCOMMAND "run flash_self"
  136. #if defined(CONFIG_MPC5200)
  137. /*
  138. * IPB Bus clocking configuration.
  139. */
  140. #if defined(CONFIG_LITE5200B)
  141. #define CFG_IPBSPEED_133 /* define for 133MHz speed */
  142. #else
  143. #undef CFG_IPBSPEED_133 /* define for 133MHz speed */
  144. #endif
  145. #endif /* CONFIG_MPC5200 */
  146. /* pass open firmware flat tree */
  147. #define CONFIG_OF_FLAT_TREE 1
  148. #define CONFIG_OF_BOARD_SETUP 1
  149. /* maximum size of the flat tree (8K) */
  150. #define OF_FLAT_TREE_MAX_SIZE 8192
  151. #define OF_CPU "PowerPC,5200@0"
  152. #define OF_SOC "soc5200@f0000000"
  153. #define OF_TBCLK (bd->bi_busfreq / 8)
  154. #define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
  155. /*
  156. * I2C configuration
  157. */
  158. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  159. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  160. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  161. #define CFG_I2C_SLAVE 0x7F
  162. /*
  163. * EEPROM configuration
  164. */
  165. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  166. #define CFG_I2C_EEPROM_ADDR_LEN 1
  167. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  168. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  169. /*
  170. * Flash configuration
  171. */
  172. #if defined(CONFIG_LITE5200B)
  173. #define CFG_FLASH_BASE 0xFE000000
  174. #define CFG_FLASH_SIZE 0x01000000
  175. #if !defined(CFG_LOWBOOT)
  176. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01760000 + 0x00800000)
  177. #else /* CFG_LOWBOOT */
  178. #if defined(CFG_LOWBOOT08)
  179. # error CFG_LOWBOOT08 is incompatible with the Lite5200B
  180. #endif
  181. #if defined(CFG_LOWBOOT16)
  182. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01060000)
  183. #endif
  184. #endif /* CFG_LOWBOOT */
  185. #else /* !CONFIG_LITE5200B (IceCube)*/
  186. #define CFG_FLASH_BASE 0xFF000000
  187. #define CFG_FLASH_SIZE 0x01000000
  188. #if !defined(CFG_LOWBOOT)
  189. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
  190. #else /* CFG_LOWBOOT */
  191. #if defined(CFG_LOWBOOT08)
  192. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
  193. #endif
  194. #if defined(CFG_LOWBOOT16)
  195. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
  196. #endif
  197. #endif /* CFG_LOWBOOT */
  198. #endif /* CONFIG_LITE5200B */
  199. #define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
  200. #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  201. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  202. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  203. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  204. #if defined(CONFIG_LITE5200B)
  205. #define CFG_FLASH_CFI_DRIVER
  206. #define CFG_FLASH_CFI
  207. #define CFG_FLASH_BANKS_LIST {CFG_CS1_START,CFG_CS0_START}
  208. #endif
  209. /*
  210. * Environment settings
  211. */
  212. #define CFG_ENV_IS_IN_FLASH 1
  213. #define CFG_ENV_SIZE 0x10000
  214. #if defined(CONFIG_LITE5200B)
  215. #define CFG_ENV_SECT_SIZE 0x20000
  216. #else
  217. #define CFG_ENV_SECT_SIZE 0x10000
  218. #endif
  219. #define CONFIG_ENV_OVERWRITE 1
  220. /*
  221. * Memory map
  222. */
  223. #define CFG_MBAR 0xF0000000
  224. #define CFG_SDRAM_BASE 0x00000000
  225. #define CFG_DEFAULT_MBAR 0x80000000
  226. /* Use SRAM until RAM will be available */
  227. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  228. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  229. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  230. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  231. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  232. #define CFG_MONITOR_BASE TEXT_BASE
  233. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  234. # define CFG_RAMBOOT 1
  235. #endif
  236. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  237. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  238. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  239. /*
  240. * Ethernet configuration
  241. */
  242. #define CONFIG_MPC5xxx_FEC 1
  243. /*
  244. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  245. */
  246. /* #define CONFIG_FEC_10MBIT 1 */
  247. #define CONFIG_PHY_ADDR 0x00
  248. #if defined(CONFIG_LITE5200B)
  249. #define CONFIG_FEC_MII100 1
  250. #endif
  251. /*
  252. * GPIO configuration
  253. */
  254. #ifdef CONFIG_MPC5200_DDR
  255. #define CFG_GPS_PORT_CONFIG 0x90000004
  256. #else
  257. #define CFG_GPS_PORT_CONFIG 0x10000004
  258. #endif
  259. /*
  260. * Miscellaneous configurable options
  261. */
  262. #define CFG_LONGHELP /* undef to save memory */
  263. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  264. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  265. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  266. #else
  267. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  268. #endif
  269. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  270. #define CFG_MAXARGS 16 /* max number of command args */
  271. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  272. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  273. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  274. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  275. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  276. /*
  277. * Various low-level settings
  278. */
  279. #if defined(CONFIG_MPC5200)
  280. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  281. #define CFG_HID0_FINAL HID0_ICE
  282. #else
  283. #define CFG_HID0_INIT 0
  284. #define CFG_HID0_FINAL 0
  285. #endif
  286. #if defined(CONFIG_LITE5200B)
  287. #define CFG_CS1_START CFG_FLASH_BASE
  288. #define CFG_CS1_SIZE CFG_FLASH_SIZE
  289. #define CFG_CS1_CFG 0x00047800
  290. #define CFG_CS0_START (CFG_FLASH_BASE + CFG_FLASH_SIZE)
  291. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  292. #define CFG_BOOTCS_START CFG_CS0_START
  293. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  294. #define CFG_BOOTCS_CFG 0x00047800
  295. #else /* IceCube aka Lite5200 */
  296. #ifdef CONFIG_MPC5200_DDR
  297. #define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
  298. #define CFG_BOOTCS_SIZE 0x00800000
  299. #define CFG_BOOTCS_CFG 0x00047801
  300. #define CFG_CS1_START CFG_FLASH_BASE
  301. #define CFG_CS1_SIZE 0x00800000
  302. #define CFG_CS1_CFG 0x00047800
  303. #else /* !CONFIG_MPC5200_DDR */
  304. #define CFG_BOOTCS_START CFG_FLASH_BASE
  305. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  306. #define CFG_BOOTCS_CFG 0x00047801
  307. #define CFG_CS0_START CFG_FLASH_BASE
  308. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  309. #endif /* CONFIG_MPC5200_DDR */
  310. #endif /*CONFIG_LITE5200B */
  311. #define CFG_CS_BURST 0x00000000
  312. #define CFG_CS_DEADCYCLE 0x33333333
  313. #define CFG_RESET_ADDRESS 0xff000000
  314. /*-----------------------------------------------------------------------
  315. * USB stuff
  316. *-----------------------------------------------------------------------
  317. */
  318. #define CONFIG_USB_CLOCK 0x0001BBBB
  319. #define CONFIG_USB_CONFIG 0x00001000
  320. /*-----------------------------------------------------------------------
  321. * IDE/ATA stuff Supports IDE harddisk
  322. *-----------------------------------------------------------------------
  323. */
  324. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  325. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  326. #undef CONFIG_IDE_LED /* LED for ide not supported */
  327. #define CONFIG_IDE_RESET /* reset for ide supported */
  328. #define CONFIG_IDE_PREINIT
  329. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  330. #define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  331. #define CFG_ATA_IDE0_OFFSET 0x0000
  332. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  333. /* Offset for data I/O */
  334. #define CFG_ATA_DATA_OFFSET (0x0060)
  335. /* Offset for normal register accesses */
  336. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  337. /* Offset for alternate registers */
  338. #define CFG_ATA_ALT_OFFSET (0x005C)
  339. /* Interval between registers */
  340. #define CFG_ATA_STRIDE 4
  341. #define CONFIG_ATAPI 1
  342. #endif /* __CONFIG_H */