fsl_pci_init.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <common.h>
  20. #include <malloc.h>
  21. #include <asm/fsl_serdes.h>
  22. DECLARE_GLOBAL_DATA_PTR;
  23. /*
  24. * PCI/PCIE Controller initialization for mpc85xx/mpc86xx soc's
  25. *
  26. * Initialize controller and call the common driver/pci pci_hose_scan to
  27. * scan for bridges and devices.
  28. *
  29. * Hose fields which need to be pre-initialized by board specific code:
  30. * regions[]
  31. * first_busno
  32. *
  33. * Fields updated:
  34. * last_busno
  35. */
  36. #include <pci.h>
  37. #include <asm/io.h>
  38. #include <asm/fsl_pci.h>
  39. /* Freescale-specific PCI config registers */
  40. #define FSL_PCI_PBFR 0x44
  41. #define FSL_PCIE_CAP_ID 0x4c
  42. #define FSL_PCIE_CFG_RDY 0x4b0
  43. #define FSL_PROG_IF_AGENT 0x1
  44. #ifndef CONFIG_SYS_PCI_MEMORY_BUS
  45. #define CONFIG_SYS_PCI_MEMORY_BUS 0
  46. #endif
  47. #ifndef CONFIG_SYS_PCI_MEMORY_PHYS
  48. #define CONFIG_SYS_PCI_MEMORY_PHYS 0
  49. #endif
  50. #if defined(CONFIG_SYS_PCI_64BIT) && !defined(CONFIG_SYS_PCI64_MEMORY_BUS)
  51. #define CONFIG_SYS_PCI64_MEMORY_BUS (64ull*1024*1024*1024)
  52. #endif
  53. /* Setup one inbound ATMU window.
  54. *
  55. * We let the caller decide what the window size should be
  56. */
  57. static void set_inbound_window(volatile pit_t *pi,
  58. struct pci_region *r,
  59. u64 size)
  60. {
  61. u32 sz = (__ilog2_u64(size) - 1);
  62. u32 flag = PIWAR_EN | PIWAR_LOCAL |
  63. PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
  64. out_be32(&pi->pitar, r->phys_start >> 12);
  65. out_be32(&pi->piwbar, r->bus_start >> 12);
  66. #ifdef CONFIG_SYS_PCI_64BIT
  67. out_be32(&pi->piwbear, r->bus_start >> 44);
  68. #else
  69. out_be32(&pi->piwbear, 0);
  70. #endif
  71. if (r->flags & PCI_REGION_PREFETCH)
  72. flag |= PIWAR_PF;
  73. out_be32(&pi->piwar, flag | sz);
  74. }
  75. int fsl_setup_hose(struct pci_controller *hose, unsigned long addr)
  76. {
  77. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) addr;
  78. /* Reset hose to make sure its in a clean state */
  79. memset(hose, 0, sizeof(struct pci_controller));
  80. pci_setup_indirect(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  81. return fsl_is_pci_agent(hose);
  82. }
  83. static int fsl_pci_setup_inbound_windows(struct pci_controller *hose,
  84. u64 out_lo, u8 pcie_cap,
  85. volatile pit_t *pi)
  86. {
  87. struct pci_region *r = hose->regions + hose->region_count;
  88. u64 sz = min((u64)gd->ram_size, (1ull << 32));
  89. phys_addr_t phys_start = CONFIG_SYS_PCI_MEMORY_PHYS;
  90. pci_addr_t bus_start = CONFIG_SYS_PCI_MEMORY_BUS;
  91. pci_size_t pci_sz;
  92. /* we have no space available for inbound memory mapping */
  93. if (bus_start > out_lo) {
  94. printf ("no space for inbound mapping of memory\n");
  95. return 0;
  96. }
  97. /* limit size */
  98. if ((bus_start + sz) > out_lo) {
  99. sz = out_lo - bus_start;
  100. debug ("limiting size to %llx\n", sz);
  101. }
  102. pci_sz = 1ull << __ilog2_u64(sz);
  103. /*
  104. * we can overlap inbound/outbound windows on PCI-E since RX & TX
  105. * links a separate
  106. */
  107. if ((pcie_cap == PCI_CAP_ID_EXP) && (pci_sz < sz)) {
  108. debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
  109. (u64)bus_start, (u64)phys_start, (u64)sz);
  110. pci_set_region(r, bus_start, phys_start, sz,
  111. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  112. PCI_REGION_PREFETCH);
  113. /* if we aren't an exact power of two match, pci_sz is smaller
  114. * round it up to the next power of two. We report the actual
  115. * size to pci region tracking.
  116. */
  117. if (pci_sz != sz)
  118. sz = 2ull << __ilog2_u64(sz);
  119. set_inbound_window(pi--, r++, sz);
  120. sz = 0; /* make sure we dont set the R2 window */
  121. } else {
  122. debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
  123. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  124. pci_set_region(r, bus_start, phys_start, pci_sz,
  125. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  126. PCI_REGION_PREFETCH);
  127. set_inbound_window(pi--, r++, pci_sz);
  128. sz -= pci_sz;
  129. bus_start += pci_sz;
  130. phys_start += pci_sz;
  131. pci_sz = 1ull << __ilog2_u64(sz);
  132. if (sz) {
  133. debug ("R1 bus_start: %llx phys_start: %llx size: %llx\n",
  134. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  135. pci_set_region(r, bus_start, phys_start, pci_sz,
  136. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  137. PCI_REGION_PREFETCH);
  138. set_inbound_window(pi--, r++, pci_sz);
  139. sz -= pci_sz;
  140. bus_start += pci_sz;
  141. phys_start += pci_sz;
  142. }
  143. }
  144. #if defined(CONFIG_PHYS_64BIT) && defined(CONFIG_SYS_PCI_64BIT)
  145. /*
  146. * On 64-bit capable systems, set up a mapping for all of DRAM
  147. * in high pci address space.
  148. */
  149. pci_sz = 1ull << __ilog2_u64(gd->ram_size);
  150. /* round up to the next largest power of two */
  151. if (gd->ram_size > pci_sz)
  152. pci_sz = 1ull << (__ilog2_u64(gd->ram_size) + 1);
  153. debug ("R64 bus_start: %llx phys_start: %llx size: %llx\n",
  154. (u64)CONFIG_SYS_PCI64_MEMORY_BUS,
  155. (u64)CONFIG_SYS_PCI_MEMORY_PHYS,
  156. (u64)pci_sz);
  157. pci_set_region(r,
  158. CONFIG_SYS_PCI64_MEMORY_BUS,
  159. CONFIG_SYS_PCI_MEMORY_PHYS,
  160. pci_sz,
  161. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  162. PCI_REGION_PREFETCH);
  163. set_inbound_window(pi--, r++, pci_sz);
  164. #else
  165. pci_sz = 1ull << __ilog2_u64(sz);
  166. if (sz) {
  167. debug ("R2 bus_start: %llx phys_start: %llx size: %llx\n",
  168. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  169. pci_set_region(r, bus_start, phys_start, pci_sz,
  170. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  171. PCI_REGION_PREFETCH);
  172. sz -= pci_sz;
  173. bus_start += pci_sz;
  174. phys_start += pci_sz;
  175. set_inbound_window(pi--, r++, pci_sz);
  176. }
  177. #endif
  178. #ifdef CONFIG_PHYS_64BIT
  179. if (sz && (((u64)gd->ram_size) < (1ull << 32)))
  180. printf("Was not able to map all of memory via "
  181. "inbound windows -- %lld remaining\n", sz);
  182. #endif
  183. hose->region_count = r - hose->regions;
  184. return 1;
  185. }
  186. #ifdef CONFIG_FSL_CORENET
  187. static void fsl_pcie_boot_master(pit_t *pi)
  188. {
  189. /* configure inbound window for slave's u-boot image */
  190. debug("PCIEBOOT - MASTER: Inbound window for slave's image; "
  191. "Local = 0x%llx, Bus = 0x%llx, Size = 0x%x\n",
  192. (u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
  193. (u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1,
  194. CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
  195. struct pci_region r_inbound;
  196. u32 sz_inbound = __ilog2_u64(CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE)
  197. - 1;
  198. pci_set_region(&r_inbound,
  199. CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1,
  200. CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
  201. sz_inbound,
  202. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
  203. set_inbound_window(pi--, &r_inbound,
  204. CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
  205. /* configure inbound window for slave's u-boot image */
  206. debug("PCIEBOOT - MASTER: Inbound window for slave's image; "
  207. "Local = 0x%llx, Bus = 0x%llx, Size = 0x%x\n",
  208. (u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
  209. (u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2,
  210. CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
  211. pci_set_region(&r_inbound,
  212. CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2,
  213. CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
  214. sz_inbound,
  215. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
  216. set_inbound_window(pi--, &r_inbound,
  217. CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
  218. /* configure inbound window for slave's ucode and ENV */
  219. debug("PCIEBOOT - MASTER: Inbound window for slave's "
  220. "ucode and ENV; "
  221. "Local = 0x%llx, Bus = 0x%llx, Size = 0x%x\n",
  222. (u64)CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS,
  223. (u64)CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS,
  224. CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE);
  225. sz_inbound = __ilog2_u64(CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE)
  226. - 1;
  227. pci_set_region(&r_inbound,
  228. CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS,
  229. CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS,
  230. sz_inbound,
  231. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
  232. set_inbound_window(pi--, &r_inbound,
  233. CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE);
  234. }
  235. static void fsl_pcie_boot_master_release_slave(int port)
  236. {
  237. unsigned long release_addr;
  238. /* now release slave's core 0 */
  239. switch (port) {
  240. case 1:
  241. release_addr = CONFIG_SYS_PCIE1_MEM_VIRT
  242. + CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET;
  243. break;
  244. case 2:
  245. release_addr = CONFIG_SYS_PCIE2_MEM_VIRT
  246. + CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET;
  247. break;
  248. case 3:
  249. release_addr = CONFIG_SYS_PCIE3_MEM_VIRT
  250. + CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET;
  251. break;
  252. default:
  253. release_addr = 0;
  254. break;
  255. }
  256. if (release_addr != 0) {
  257. out_be32((void *)release_addr,
  258. CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK);
  259. debug("PCIEBOOT - MASTER: "
  260. "Release slave successfully! Now the slave should start up!\n");
  261. } else {
  262. debug("PCIEBOOT - MASTER: "
  263. "Release slave failed!\n");
  264. }
  265. }
  266. #endif
  267. void fsl_pci_init(struct pci_controller *hose, struct fsl_pci_info *pci_info)
  268. {
  269. u32 cfg_addr = (u32)&((ccsr_fsl_pci_t *)pci_info->regs)->cfg_addr;
  270. u32 cfg_data = (u32)&((ccsr_fsl_pci_t *)pci_info->regs)->cfg_data;
  271. u16 temp16;
  272. u32 temp32;
  273. u32 block_rev;
  274. int enabled, r, inbound = 0;
  275. u16 ltssm;
  276. u8 temp8, pcie_cap;
  277. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)cfg_addr;
  278. struct pci_region *reg = hose->regions + hose->region_count;
  279. pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
  280. /* Initialize ATMU registers based on hose regions and flags */
  281. volatile pot_t *po = &pci->pot[1]; /* skip 0 */
  282. volatile pit_t *pi;
  283. u64 out_hi = 0, out_lo = -1ULL;
  284. u32 pcicsrbar, pcicsrbar_sz;
  285. pci_setup_indirect(hose, cfg_addr, cfg_data);
  286. block_rev = in_be32(&pci->block_rev1);
  287. if (PEX_IP_BLK_REV_2_2 <= block_rev) {
  288. pi = &pci->pit[2]; /* 0xDC0 */
  289. } else {
  290. pi = &pci->pit[3]; /* 0xDE0 */
  291. }
  292. /* Handle setup of outbound windows first */
  293. for (r = 0; r < hose->region_count; r++) {
  294. unsigned long flags = hose->regions[r].flags;
  295. u32 sz = (__ilog2_u64((u64)hose->regions[r].size) - 1);
  296. flags &= PCI_REGION_SYS_MEMORY|PCI_REGION_TYPE;
  297. if (flags != PCI_REGION_SYS_MEMORY) {
  298. u64 start = hose->regions[r].bus_start;
  299. u64 end = start + hose->regions[r].size;
  300. out_be32(&po->powbar, hose->regions[r].phys_start >> 12);
  301. out_be32(&po->potar, start >> 12);
  302. #ifdef CONFIG_SYS_PCI_64BIT
  303. out_be32(&po->potear, start >> 44);
  304. #else
  305. out_be32(&po->potear, 0);
  306. #endif
  307. if (hose->regions[r].flags & PCI_REGION_IO) {
  308. out_be32(&po->powar, POWAR_EN | sz |
  309. POWAR_IO_READ | POWAR_IO_WRITE);
  310. } else {
  311. out_be32(&po->powar, POWAR_EN | sz |
  312. POWAR_MEM_READ | POWAR_MEM_WRITE);
  313. out_lo = min(start, out_lo);
  314. out_hi = max(end, out_hi);
  315. }
  316. po++;
  317. }
  318. }
  319. debug("Outbound memory range: %llx:%llx\n", out_lo, out_hi);
  320. /* setup PCSRBAR/PEXCSRBAR */
  321. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, 0xffffffff);
  322. pci_hose_read_config_dword (hose, dev, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
  323. pcicsrbar_sz = ~pcicsrbar_sz + 1;
  324. if (out_hi < (0x100000000ull - pcicsrbar_sz) ||
  325. (out_lo > 0x100000000ull))
  326. pcicsrbar = 0x100000000ull - pcicsrbar_sz;
  327. else
  328. pcicsrbar = (out_lo - pcicsrbar_sz) & -pcicsrbar_sz;
  329. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, pcicsrbar);
  330. out_lo = min(out_lo, (u64)pcicsrbar);
  331. debug("PCICSRBAR @ 0x%x\n", pcicsrbar);
  332. pci_set_region(reg++, pcicsrbar, CONFIG_SYS_CCSRBAR_PHYS,
  333. pcicsrbar_sz, PCI_REGION_SYS_MEMORY);
  334. hose->region_count++;
  335. /* see if we are a PCIe or PCI controller */
  336. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  337. #ifdef CONFIG_FSL_CORENET
  338. /* boot from PCIE --master */
  339. char *s = getenv("bootmaster");
  340. char pcie[6];
  341. sprintf(pcie, "PCIE%d", pci_info->pci_num);
  342. if (s && (strcmp(s, pcie) == 0)) {
  343. debug("PCIEBOOT - MASTER: Master port [ %d ] for pcie boot.\n",
  344. pci_info->pci_num);
  345. fsl_pcie_boot_master((pit_t *)pi);
  346. } else {
  347. /* inbound */
  348. inbound = fsl_pci_setup_inbound_windows(hose,
  349. out_lo, pcie_cap, pi);
  350. }
  351. #else
  352. /* inbound */
  353. inbound = fsl_pci_setup_inbound_windows(hose, out_lo, pcie_cap, pi);
  354. #endif
  355. for (r = 0; r < hose->region_count; r++)
  356. debug("PCI reg:%d %016llx:%016llx %016llx %08lx\n", r,
  357. (u64)hose->regions[r].phys_start,
  358. (u64)hose->regions[r].bus_start,
  359. (u64)hose->regions[r].size,
  360. hose->regions[r].flags);
  361. pci_register_hose(hose);
  362. pciauto_config_init(hose); /* grab pci_{mem,prefetch,io} */
  363. hose->current_busno = hose->first_busno;
  364. out_be32(&pci->pedr, 0xffffffff); /* Clear any errors */
  365. out_be32(&pci->peer, ~0x20140); /* Enable All Error Interrupts except
  366. * - Master abort (pci)
  367. * - Master PERR (pci)
  368. * - ICCA (PCIe)
  369. */
  370. pci_hose_read_config_dword(hose, dev, PCI_DCR, &temp32);
  371. temp32 |= 0xf000e; /* set URR, FER, NFER (but not CER) */
  372. pci_hose_write_config_dword(hose, dev, PCI_DCR, temp32);
  373. #if defined(CONFIG_FSL_PCIE_DISABLE_ASPM)
  374. temp32 = 0;
  375. pci_hose_read_config_dword(hose, dev, PCI_LCR, &temp32);
  376. temp32 &= ~0x03; /* Disable ASPM */
  377. pci_hose_write_config_dword(hose, dev, PCI_LCR, temp32);
  378. udelay(1);
  379. #endif
  380. if (pcie_cap == PCI_CAP_ID_EXP) {
  381. pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm);
  382. enabled = ltssm >= PCI_LTSSM_L0;
  383. #ifdef CONFIG_FSL_PCIE_RESET
  384. if (ltssm == 1) {
  385. int i;
  386. debug("....PCIe link error. " "LTSSM=0x%02x.", ltssm);
  387. /* assert PCIe reset */
  388. setbits_be32(&pci->pdb_stat, 0x08000000);
  389. (void) in_be32(&pci->pdb_stat);
  390. udelay(100);
  391. debug(" Asserting PCIe reset @%p = %x\n",
  392. &pci->pdb_stat, in_be32(&pci->pdb_stat));
  393. /* clear PCIe reset */
  394. clrbits_be32(&pci->pdb_stat, 0x08000000);
  395. asm("sync;isync");
  396. for (i=0; i<100 && ltssm < PCI_LTSSM_L0; i++) {
  397. pci_hose_read_config_word(hose, dev, PCI_LTSSM,
  398. &ltssm);
  399. udelay(1000);
  400. debug("....PCIe link error. "
  401. "LTSSM=0x%02x.\n", ltssm);
  402. }
  403. enabled = ltssm >= PCI_LTSSM_L0;
  404. /* we need to re-write the bar0 since a reset will
  405. * clear it
  406. */
  407. pci_hose_write_config_dword(hose, dev,
  408. PCI_BASE_ADDRESS_0, pcicsrbar);
  409. }
  410. #endif
  411. if (!enabled) {
  412. /* Let the user know there's no PCIe link */
  413. printf("no link, regs @ 0x%lx\n", pci_info->regs);
  414. hose->last_busno = hose->first_busno;
  415. return;
  416. }
  417. out_be32(&pci->pme_msg_det, 0xffffffff);
  418. out_be32(&pci->pme_msg_int_en, 0xffffffff);
  419. /* Print the negotiated PCIe link width */
  420. pci_hose_read_config_word(hose, dev, PCI_LSR, &temp16);
  421. printf("x%d, regs @ 0x%lx\n", (temp16 & 0x3f0 ) >> 4,
  422. pci_info->regs);
  423. hose->current_busno++; /* Start scan with secondary */
  424. pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
  425. }
  426. /* Use generic setup_device to initialize standard pci regs,
  427. * but do not allocate any windows since any BAR found (such
  428. * as PCSRBAR) is not in this cpu's memory space.
  429. */
  430. pciauto_setup_device(hose, dev, 0, hose->pci_mem,
  431. hose->pci_prefetch, hose->pci_io);
  432. if (inbound) {
  433. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &temp16);
  434. pci_hose_write_config_word(hose, dev, PCI_COMMAND,
  435. temp16 | PCI_COMMAND_MEMORY);
  436. }
  437. #ifndef CONFIG_PCI_NOSCAN
  438. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &temp8);
  439. /* Programming Interface (PCI_CLASS_PROG)
  440. * 0 == pci host or pcie root-complex,
  441. * 1 == pci agent or pcie end-point
  442. */
  443. if (!temp8) {
  444. debug(" Scanning PCI bus %02x\n",
  445. hose->current_busno);
  446. hose->last_busno = pci_hose_scan_bus(hose, hose->current_busno);
  447. } else {
  448. debug(" Not scanning PCI bus %02x. PI=%x\n",
  449. hose->current_busno, temp8);
  450. hose->last_busno = hose->current_busno;
  451. }
  452. /* if we are PCIe - update limit regs and subordinate busno
  453. * for the virtual P2P bridge
  454. */
  455. if (pcie_cap == PCI_CAP_ID_EXP) {
  456. pciauto_postscan_setup_bridge(hose, dev, hose->last_busno);
  457. }
  458. #else
  459. hose->last_busno = hose->current_busno;
  460. #endif
  461. /* Clear all error indications */
  462. if (pcie_cap == PCI_CAP_ID_EXP)
  463. out_be32(&pci->pme_msg_det, 0xffffffff);
  464. out_be32(&pci->pedr, 0xffffffff);
  465. pci_hose_read_config_word (hose, dev, PCI_DSR, &temp16);
  466. if (temp16) {
  467. pci_hose_write_config_word(hose, dev, PCI_DSR, 0xffff);
  468. }
  469. pci_hose_read_config_word (hose, dev, PCI_SEC_STATUS, &temp16);
  470. if (temp16) {
  471. pci_hose_write_config_word(hose, dev, PCI_SEC_STATUS, 0xffff);
  472. }
  473. }
  474. int fsl_is_pci_agent(struct pci_controller *hose)
  475. {
  476. u8 prog_if;
  477. pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
  478. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &prog_if);
  479. return (prog_if == FSL_PROG_IF_AGENT);
  480. }
  481. int fsl_pci_init_port(struct fsl_pci_info *pci_info,
  482. struct pci_controller *hose, int busno)
  483. {
  484. volatile ccsr_fsl_pci_t *pci;
  485. struct pci_region *r;
  486. pci_dev_t dev = PCI_BDF(busno,0,0);
  487. u8 pcie_cap;
  488. pci = (ccsr_fsl_pci_t *) pci_info->regs;
  489. /* on non-PCIe controllers we don't have pme_msg_det so this code
  490. * should do nothing since the read will return 0
  491. */
  492. if (in_be32(&pci->pme_msg_det)) {
  493. out_be32(&pci->pme_msg_det, 0xffffffff);
  494. debug (" with errors. Clearing. Now 0x%08x",
  495. pci->pme_msg_det);
  496. }
  497. r = hose->regions + hose->region_count;
  498. /* outbound memory */
  499. pci_set_region(r++,
  500. pci_info->mem_bus,
  501. pci_info->mem_phys,
  502. pci_info->mem_size,
  503. PCI_REGION_MEM);
  504. /* outbound io */
  505. pci_set_region(r++,
  506. pci_info->io_bus,
  507. pci_info->io_phys,
  508. pci_info->io_size,
  509. PCI_REGION_IO);
  510. hose->region_count = r - hose->regions;
  511. hose->first_busno = busno;
  512. fsl_pci_init(hose, pci_info);
  513. if (fsl_is_pci_agent(hose)) {
  514. fsl_pci_config_unlock(hose);
  515. hose->last_busno = hose->first_busno;
  516. #ifdef CONFIG_FSL_CORENET
  517. } else {
  518. /* boot from PCIE --master releases slave's core 0 */
  519. char *s = getenv("bootmaster");
  520. char pcie[6];
  521. sprintf(pcie, "PCIE%d", pci_info->pci_num);
  522. if (s && (strcmp(s, pcie) == 0))
  523. fsl_pcie_boot_master_release_slave(pci_info->pci_num);
  524. #endif
  525. }
  526. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  527. printf("PCI%s%x: Bus %02x - %02x\n", pcie_cap == PCI_CAP_ID_EXP ?
  528. "e" : "", pci_info->pci_num,
  529. hose->first_busno, hose->last_busno);
  530. return(hose->last_busno + 1);
  531. }
  532. /* Enable inbound PCI config cycles for agent/endpoint interface */
  533. void fsl_pci_config_unlock(struct pci_controller *hose)
  534. {
  535. pci_dev_t dev = PCI_BDF(hose->first_busno,0,0);
  536. u8 agent;
  537. u8 pcie_cap;
  538. u16 pbfr;
  539. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &agent);
  540. if (!agent)
  541. return;
  542. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  543. if (pcie_cap != 0x0) {
  544. /* PCIe - set CFG_READY bit of Configuration Ready Register */
  545. pci_hose_write_config_byte(hose, dev, FSL_PCIE_CFG_RDY, 0x1);
  546. } else {
  547. /* PCI - clear ACL bit of PBFR */
  548. pci_hose_read_config_word(hose, dev, FSL_PCI_PBFR, &pbfr);
  549. pbfr &= ~0x20;
  550. pci_hose_write_config_word(hose, dev, FSL_PCI_PBFR, pbfr);
  551. }
  552. }
  553. #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) || \
  554. defined(CONFIG_PCIE3) || defined(CONFIG_PCIE4)
  555. int fsl_configure_pcie(struct fsl_pci_info *info,
  556. struct pci_controller *hose,
  557. const char *connected, int busno)
  558. {
  559. int is_endpoint;
  560. set_next_law(info->mem_phys, law_size_bits(info->mem_size), info->law);
  561. set_next_law(info->io_phys, law_size_bits(info->io_size), info->law);
  562. is_endpoint = fsl_setup_hose(hose, info->regs);
  563. printf("PCIe%u: %s", info->pci_num,
  564. is_endpoint ? "Endpoint" : "Root Complex");
  565. if (connected)
  566. printf(" of %s", connected);
  567. puts(", ");
  568. return fsl_pci_init_port(info, hose, busno);
  569. }
  570. #if defined(CONFIG_FSL_CORENET)
  571. #define _DEVDISR_PCIE1 FSL_CORENET_DEVDISR_PCIE1
  572. #define _DEVDISR_PCIE2 FSL_CORENET_DEVDISR_PCIE2
  573. #define _DEVDISR_PCIE3 FSL_CORENET_DEVDISR_PCIE3
  574. #define _DEVDISR_PCIE4 FSL_CORENET_DEVDISR_PCIE4
  575. #define CONFIG_SYS_MPC8xxx_GUTS_ADDR CONFIG_SYS_MPC85xx_GUTS_ADDR
  576. #elif defined(CONFIG_MPC85xx)
  577. #define _DEVDISR_PCIE1 MPC85xx_DEVDISR_PCIE
  578. #define _DEVDISR_PCIE2 MPC85xx_DEVDISR_PCIE2
  579. #define _DEVDISR_PCIE3 MPC85xx_DEVDISR_PCIE3
  580. #define _DEVDISR_PCIE4 0
  581. #define CONFIG_SYS_MPC8xxx_GUTS_ADDR CONFIG_SYS_MPC85xx_GUTS_ADDR
  582. #elif defined(CONFIG_MPC86xx)
  583. #define _DEVDISR_PCIE1 MPC86xx_DEVDISR_PCIE1
  584. #define _DEVDISR_PCIE2 MPC86xx_DEVDISR_PCIE2
  585. #define _DEVDISR_PCIE3 0
  586. #define _DEVDISR_PCIE4 0
  587. #define CONFIG_SYS_MPC8xxx_GUTS_ADDR \
  588. (&((immap_t *)CONFIG_SYS_IMMR)->im_gur)
  589. #else
  590. #error "No defines for DEVDISR_PCIE"
  591. #endif
  592. /* Implement a dummy function for those platforms w/o SERDES */
  593. static const char *__board_serdes_name(enum srds_prtcl device)
  594. {
  595. switch (device) {
  596. #ifdef CONFIG_SYS_PCIE1_NAME
  597. case PCIE1:
  598. return CONFIG_SYS_PCIE1_NAME;
  599. #endif
  600. #ifdef CONFIG_SYS_PCIE2_NAME
  601. case PCIE2:
  602. return CONFIG_SYS_PCIE2_NAME;
  603. #endif
  604. #ifdef CONFIG_SYS_PCIE3_NAME
  605. case PCIE3:
  606. return CONFIG_SYS_PCIE3_NAME;
  607. #endif
  608. #ifdef CONFIG_SYS_PCIE4_NAME
  609. case PCIE4:
  610. return CONFIG_SYS_PCIE4_NAME;
  611. #endif
  612. default:
  613. return NULL;
  614. }
  615. return NULL;
  616. }
  617. __attribute__((weak, alias("__board_serdes_name"))) const char *
  618. board_serdes_name(enum srds_prtcl device);
  619. static u32 devdisr_mask[] = {
  620. _DEVDISR_PCIE1,
  621. _DEVDISR_PCIE2,
  622. _DEVDISR_PCIE3,
  623. _DEVDISR_PCIE4,
  624. };
  625. int fsl_pcie_init_ctrl(int busno, u32 devdisr, enum srds_prtcl dev,
  626. struct fsl_pci_info *pci_info)
  627. {
  628. struct pci_controller *hose;
  629. int num = dev - PCIE1;
  630. hose = calloc(1, sizeof(struct pci_controller));
  631. if (!hose)
  632. return busno;
  633. if (is_serdes_configured(dev) && !(devdisr & devdisr_mask[num])) {
  634. busno = fsl_configure_pcie(pci_info, hose,
  635. board_serdes_name(dev), busno);
  636. } else {
  637. printf("PCIe%d: disabled\n", num + 1);
  638. }
  639. return busno;
  640. }
  641. int fsl_pcie_init_board(int busno)
  642. {
  643. struct fsl_pci_info pci_info;
  644. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC8xxx_GUTS_ADDR;
  645. u32 devdisr = in_be32(&gur->devdisr);
  646. #ifdef CONFIG_PCIE1
  647. SET_STD_PCIE_INFO(pci_info, 1);
  648. busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE1, &pci_info);
  649. #else
  650. setbits_be32(&gur->devdisr, _DEVDISR_PCIE1); /* disable */
  651. #endif
  652. #ifdef CONFIG_PCIE2
  653. SET_STD_PCIE_INFO(pci_info, 2);
  654. busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE2, &pci_info);
  655. #else
  656. setbits_be32(&gur->devdisr, _DEVDISR_PCIE2); /* disable */
  657. #endif
  658. #ifdef CONFIG_PCIE3
  659. SET_STD_PCIE_INFO(pci_info, 3);
  660. busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE3, &pci_info);
  661. #else
  662. setbits_be32(&gur->devdisr, _DEVDISR_PCIE3); /* disable */
  663. #endif
  664. #ifdef CONFIG_PCIE4
  665. SET_STD_PCIE_INFO(pci_info, 4);
  666. busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE4, &pci_info);
  667. #else
  668. setbits_be32(&gur->devdisr, _DEVDISR_PCIE4); /* disable */
  669. #endif
  670. return busno;
  671. }
  672. #else
  673. int fsl_pcie_init_ctrl(int busno, u32 devdisr, enum srds_prtcl dev,
  674. struct fsl_pci_info *pci_info)
  675. {
  676. return busno;
  677. }
  678. int fsl_pcie_init_board(int busno)
  679. {
  680. return busno;
  681. }
  682. #endif
  683. #ifdef CONFIG_OF_BOARD_SETUP
  684. #include <libfdt.h>
  685. #include <fdt_support.h>
  686. void ft_fsl_pci_setup(void *blob, const char *pci_compat,
  687. unsigned long ctrl_addr)
  688. {
  689. int off;
  690. u32 bus_range[2];
  691. phys_addr_t p_ctrl_addr = (phys_addr_t)ctrl_addr;
  692. struct pci_controller *hose;
  693. hose = find_hose_by_cfg_addr((void *)(ctrl_addr));
  694. /* convert ctrl_addr to true physical address */
  695. p_ctrl_addr = (phys_addr_t)ctrl_addr - CONFIG_SYS_CCSRBAR;
  696. p_ctrl_addr += CONFIG_SYS_CCSRBAR_PHYS;
  697. off = fdt_node_offset_by_compat_reg(blob, pci_compat, p_ctrl_addr);
  698. if (off < 0)
  699. return;
  700. /* We assume a cfg_addr not being set means we didn't setup the controller */
  701. if ((hose == NULL) || (hose->cfg_addr == NULL)) {
  702. fdt_del_node(blob, off);
  703. } else {
  704. bus_range[0] = 0;
  705. bus_range[1] = hose->last_busno - hose->first_busno;
  706. fdt_setprop(blob, off, "bus-range", &bus_range[0], 2*4);
  707. fdt_pci_dma_ranges(blob, off, hose);
  708. }
  709. }
  710. #endif