speed.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Xianghua Xiao, (X.Xiao@motorola.com)
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <ppc_asm.tmpl>
  30. #include <asm/processor.h>
  31. #include <asm/io.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. /* --------------------------------------------------------------- */
  34. void get_sys_info (sys_info_t * sysInfo)
  35. {
  36. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  37. #ifdef CONFIG_FSL_CORENET
  38. volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
  39. const u8 core_cplx_PLL[16] = {
  40. [ 0] = 0, /* CC1 PPL / 1 */
  41. [ 1] = 0, /* CC1 PPL / 2 */
  42. [ 2] = 0, /* CC1 PPL / 4 */
  43. [ 4] = 1, /* CC2 PPL / 1 */
  44. [ 5] = 1, /* CC2 PPL / 2 */
  45. [ 6] = 1, /* CC2 PPL / 4 */
  46. [ 8] = 2, /* CC3 PPL / 1 */
  47. [ 9] = 2, /* CC3 PPL / 2 */
  48. [10] = 2, /* CC3 PPL / 4 */
  49. [12] = 3, /* CC4 PPL / 1 */
  50. [13] = 3, /* CC4 PPL / 2 */
  51. [14] = 3, /* CC4 PPL / 4 */
  52. };
  53. const u8 core_cplx_PLL_div[16] = {
  54. [ 0] = 1, /* CC1 PPL / 1 */
  55. [ 1] = 2, /* CC1 PPL / 2 */
  56. [ 2] = 4, /* CC1 PPL / 4 */
  57. [ 4] = 1, /* CC2 PPL / 1 */
  58. [ 5] = 2, /* CC2 PPL / 2 */
  59. [ 6] = 4, /* CC2 PPL / 4 */
  60. [ 8] = 1, /* CC3 PPL / 1 */
  61. [ 9] = 2, /* CC3 PPL / 2 */
  62. [10] = 4, /* CC3 PPL / 4 */
  63. [12] = 1, /* CC4 PPL / 1 */
  64. [13] = 2, /* CC4 PPL / 2 */
  65. [14] = 4, /* CC4 PPL / 4 */
  66. };
  67. uint lcrr_div, i, freqCC_PLL[4], rcw_tmp;
  68. uint ratio[4];
  69. unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
  70. uint mem_pll_rat;
  71. sysInfo->freqSystemBus = sysclk;
  72. sysInfo->freqDDRBus = sysclk;
  73. sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
  74. mem_pll_rat = (in_be32(&gur->rcwsr[0]) >> 17) & 0x1f;
  75. if (mem_pll_rat > 2)
  76. sysInfo->freqDDRBus *= mem_pll_rat;
  77. else
  78. sysInfo->freqDDRBus = sysInfo->freqSystemBus * mem_pll_rat;
  79. ratio[0] = (in_be32(&clk->pllc1gsr) >> 1) & 0x3f;
  80. ratio[1] = (in_be32(&clk->pllc2gsr) >> 1) & 0x3f;
  81. ratio[2] = (in_be32(&clk->pllc3gsr) >> 1) & 0x3f;
  82. ratio[3] = (in_be32(&clk->pllc4gsr) >> 1) & 0x3f;
  83. for (i = 0; i < 4; i++) {
  84. if (ratio[i] > 4)
  85. freqCC_PLL[i] = sysclk * ratio[i];
  86. else
  87. freqCC_PLL[i] = sysInfo->freqSystemBus * ratio[i];
  88. }
  89. rcw_tmp = in_be32(&gur->rcwsr[3]);
  90. for (i = 0; i < cpu_numcores(); i++) {
  91. u32 c_pll_sel = (in_be32(&clk->clkc0csr + i*8) >> 27) & 0xf;
  92. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  93. sysInfo->freqProcessor[i] =
  94. freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
  95. }
  96. #define PME_CLK_SEL 0x80000000
  97. #define FM1_CLK_SEL 0x40000000
  98. #define FM2_CLK_SEL 0x20000000
  99. #define HWA_ASYNC_DIV 0x04000000
  100. #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
  101. #define HWA_CC_PLL 1
  102. #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
  103. #define HWA_CC_PLL 2
  104. #else
  105. #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
  106. #endif
  107. rcw_tmp = in_be32(&gur->rcwsr[7]);
  108. #ifdef CONFIG_SYS_DPAA_PME
  109. if (rcw_tmp & PME_CLK_SEL) {
  110. if (rcw_tmp & HWA_ASYNC_DIV)
  111. sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 4;
  112. else
  113. sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 2;
  114. } else {
  115. sysInfo->freqPME = sysInfo->freqSystemBus / 2;
  116. }
  117. #endif
  118. #ifdef CONFIG_SYS_DPAA_FMAN
  119. if (rcw_tmp & FM1_CLK_SEL) {
  120. if (rcw_tmp & HWA_ASYNC_DIV)
  121. sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 4;
  122. else
  123. sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 2;
  124. } else {
  125. sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
  126. }
  127. #if (CONFIG_SYS_NUM_FMAN) == 2
  128. if (rcw_tmp & FM2_CLK_SEL) {
  129. if (rcw_tmp & HWA_ASYNC_DIV)
  130. sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 4;
  131. else
  132. sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 2;
  133. } else {
  134. sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
  135. }
  136. #endif
  137. #endif
  138. #else
  139. uint plat_ratio,e500_ratio,half_freqSystemBus;
  140. #if defined(CONFIG_FSL_LBC)
  141. uint lcrr_div;
  142. #endif
  143. int i;
  144. #ifdef CONFIG_QE
  145. u32 qe_ratio;
  146. #endif
  147. plat_ratio = (gur->porpllsr) & 0x0000003e;
  148. plat_ratio >>= 1;
  149. sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
  150. /* Divide before multiply to avoid integer
  151. * overflow for processor speeds above 2GHz */
  152. half_freqSystemBus = sysInfo->freqSystemBus/2;
  153. for (i = 0; i < cpu_numcores(); i++) {
  154. e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
  155. sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus;
  156. }
  157. /* Note: freqDDRBus is the MCLK frequency, not the data rate. */
  158. sysInfo->freqDDRBus = sysInfo->freqSystemBus;
  159. #ifdef CONFIG_DDR_CLK_FREQ
  160. {
  161. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  162. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  163. if (ddr_ratio != 0x7)
  164. sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
  165. }
  166. #endif
  167. #ifdef CONFIG_QE
  168. qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
  169. >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
  170. sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ;
  171. #endif
  172. #ifdef CONFIG_SYS_DPAA_FMAN
  173. sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
  174. #if (CONFIG_SYS_NUM_FMAN) == 2
  175. sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
  176. #endif
  177. #endif
  178. #endif /* CONFIG_FSL_CORENET */
  179. #if defined(CONFIG_FSL_LBC)
  180. #if defined(CONFIG_SYS_LBC_LCRR)
  181. /* We will program LCRR to this value later */
  182. lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
  183. #else
  184. lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
  185. #endif
  186. if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
  187. #if defined(CONFIG_FSL_CORENET)
  188. /* If this is corenet based SoC, bit-representation
  189. * for four times the clock divider values.
  190. */
  191. lcrr_div *= 4;
  192. #elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
  193. !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
  194. /*
  195. * Yes, the entire PQ38 family use the same
  196. * bit-representation for twice the clock divider values.
  197. */
  198. lcrr_div *= 2;
  199. #endif
  200. sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div;
  201. } else {
  202. /* In case anyone cares what the unknown value is */
  203. sysInfo->freqLocalBus = lcrr_div;
  204. }
  205. #endif
  206. }
  207. int get_clocks (void)
  208. {
  209. sys_info_t sys_info;
  210. #ifdef CONFIG_MPC8544
  211. volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
  212. #endif
  213. #if defined(CONFIG_CPM2)
  214. volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
  215. uint sccr, dfbrg;
  216. /* set VCO = 4 * BRG */
  217. cpm->im_cpm_intctl.sccr &= 0xfffffffc;
  218. sccr = cpm->im_cpm_intctl.sccr;
  219. dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
  220. #endif
  221. get_sys_info (&sys_info);
  222. gd->cpu_clk = sys_info.freqProcessor[0];
  223. gd->bus_clk = sys_info.freqSystemBus;
  224. gd->mem_clk = sys_info.freqDDRBus;
  225. gd->lbc_clk = sys_info.freqLocalBus;
  226. #ifdef CONFIG_QE
  227. gd->qe_clk = sys_info.freqQE;
  228. gd->brg_clk = gd->qe_clk / 2;
  229. #endif
  230. /*
  231. * The base clock for I2C depends on the actual SOC. Unfortunately,
  232. * there is no pattern that can be used to determine the frequency, so
  233. * the only choice is to look up the actual SOC number and use the value
  234. * for that SOC. This information is taken from application note
  235. * AN2919.
  236. */
  237. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  238. defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555)
  239. gd->i2c1_clk = sys_info.freqSystemBus;
  240. #elif defined(CONFIG_MPC8544)
  241. /*
  242. * On the 8544, the I2C clock is the same as the SEC clock. This can be
  243. * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
  244. * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
  245. * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
  246. * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
  247. */
  248. if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
  249. gd->i2c1_clk = sys_info.freqSystemBus / 3;
  250. else
  251. gd->i2c1_clk = sys_info.freqSystemBus / 2;
  252. #else
  253. /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
  254. gd->i2c1_clk = sys_info.freqSystemBus / 2;
  255. #endif
  256. gd->i2c2_clk = gd->i2c1_clk;
  257. #if defined(CONFIG_FSL_ESDHC)
  258. #if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
  259. defined(CONFIG_P1014)
  260. gd->sdhc_clk = gd->bus_clk;
  261. #else
  262. gd->sdhc_clk = gd->bus_clk / 2;
  263. #endif
  264. #endif /* defined(CONFIG_FSL_ESDHC) */
  265. #if defined(CONFIG_CPM2)
  266. gd->vco_out = 2*sys_info.freqSystemBus;
  267. gd->cpm_clk = gd->vco_out / 2;
  268. gd->scc_clk = gd->vco_out / 4;
  269. gd->brg_clk = gd->vco_out / (1 << (2 * (dfbrg + 1)));
  270. #endif
  271. if(gd->cpu_clk != 0) return (0);
  272. else return (1);
  273. }
  274. /********************************************
  275. * get_bus_freq
  276. * return system bus freq in Hz
  277. *********************************************/
  278. ulong get_bus_freq (ulong dummy)
  279. {
  280. return gd->bus_clk;
  281. }
  282. /********************************************
  283. * get_ddr_freq
  284. * return ddr bus freq in Hz
  285. *********************************************/
  286. ulong get_ddr_freq (ulong dummy)
  287. {
  288. return gd->mem_clk;
  289. }