tlb.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/mmu.h>
  24. struct fsl_e_tlb_entry tlb_table[] = {
  25. /* TLB 0 - for temp stack in cache */
  26. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
  27. CONFIG_SYS_INIT_RAM_ADDR_PHYS,
  28. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  29. 0, 0, BOOKE_PAGESZ_4K, 0),
  30. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  31. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
  32. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  33. 0, 0, BOOKE_PAGESZ_4K, 0),
  34. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  35. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
  36. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  37. 0, 0, BOOKE_PAGESZ_4K, 0),
  38. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  39. CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
  40. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  41. 0, 0, BOOKE_PAGESZ_4K, 0),
  42. /* TLB 1 */
  43. /* *I*** - Covers boot page */
  44. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR)
  45. /*
  46. * *I*G - L3SRAM. When L3 is used as 1M SRAM, the address of the
  47. * SRAM is at 0xfff00000, it covered the 0xfffff000.
  48. */
  49. SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR,
  50. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  51. 0, 0, BOOKE_PAGESZ_1M, 1),
  52. #else
  53. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  54. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  55. 0, 0, BOOKE_PAGESZ_4K, 1),
  56. #endif
  57. /* *I*G* - CCSRBAR */
  58. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  59. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  60. 0, 1, BOOKE_PAGESZ_16M, 1),
  61. /* *I*G* - Flash, localbus */
  62. /* This will be changed to *I*G* after relocation to RAM. */
  63. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  64. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  65. 0, 2, BOOKE_PAGESZ_256M, 1),
  66. /* *I*G* - PCI */
  67. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
  68. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  69. 0, 3, BOOKE_PAGESZ_256M, 1),
  70. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT + 0x10000000,
  71. CONFIG_SYS_PCIE1_MEM_PHYS + 0x10000000,
  72. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  73. 0, 4, BOOKE_PAGESZ_256M, 1),
  74. /* *I*G* - PCI I/O */
  75. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
  76. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  77. 0, 5, BOOKE_PAGESZ_64K, 1),
  78. /* Bman/Qman */
  79. #ifdef CONFIG_SYS_BMAN_MEM_PHYS
  80. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS,
  81. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  82. 0, 6, BOOKE_PAGESZ_16M, 1),
  83. SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000,
  84. CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000,
  85. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  86. 0, 7, BOOKE_PAGESZ_16M, 1),
  87. #endif
  88. #ifdef CONFIG_SYS_QMAN_MEM_PHYS
  89. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS,
  90. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  91. 0, 8, BOOKE_PAGESZ_16M, 1),
  92. SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000,
  93. CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000,
  94. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  95. 0, 9, BOOKE_PAGESZ_16M, 1),
  96. #endif
  97. #ifdef CONFIG_SYS_DCSRBAR_PHYS
  98. SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS,
  99. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  100. 0, 10, BOOKE_PAGESZ_4M, 1),
  101. #endif
  102. #ifdef CONFIG_SYS_NAND_BASE
  103. /*
  104. * *I*G - NAND
  105. * entry 14 and 15 has been used hard coded, they will be disabled
  106. * in cpu_init_f, so we use entry 16 for nand.
  107. */
  108. SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
  109. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  110. 0, 11, BOOKE_PAGESZ_64K, 1),
  111. #endif
  112. SET_TLB_ENTRY(1, QIXIS_BASE, QIXIS_BASE_PHYS,
  113. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  114. 0, 12, BOOKE_PAGESZ_4K, 1),
  115. };
  116. int num_tlb_entries = ARRAY_SIZE(tlb_table);