inka4x0.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * (C) Copyright 2009
  3. * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
  4. *
  5. * (C) Copyright 2003-2005
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_INKA4X0 1 /* INKA4x0 board */
  35. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  36. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  37. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  38. #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
  39. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  40. /*
  41. * Serial console configuration
  42. */
  43. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  44. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  45. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  46. /*
  47. * PCI Mapping:
  48. * 0x40000000 - 0x4fffffff - PCI Memory
  49. * 0x50000000 - 0x50ffffff - PCI IO Space
  50. */
  51. #define CONFIG_PCI 1
  52. #define CONFIG_PCI_PNP 1
  53. #define CONFIG_PCI_SCAN_SHOW 1
  54. #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
  55. #define CONFIG_PCI_MEM_BUS 0x40000000
  56. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  57. #define CONFIG_PCI_MEM_SIZE 0x10000000
  58. #define CONFIG_PCI_IO_BUS 0x50000000
  59. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  60. #define CONFIG_PCI_IO_SIZE 0x01000000
  61. #define CONFIG_SYS_XLB_PIPELINING 1
  62. /* Partitions */
  63. #define CONFIG_MAC_PARTITION
  64. #define CONFIG_DOS_PARTITION
  65. #define CONFIG_ISO_PARTITION
  66. /*
  67. * BOOTP options
  68. */
  69. #define CONFIG_BOOTP_BOOTFILESIZE
  70. #define CONFIG_BOOTP_BOOTPATH
  71. #define CONFIG_BOOTP_GATEWAY
  72. #define CONFIG_BOOTP_HOSTNAME
  73. /*
  74. * Command line configuration.
  75. */
  76. #include <config_cmd_default.h>
  77. #define CONFIG_CMD_DATE
  78. #define CONFIG_CMD_DHCP
  79. #define CONFIG_CMD_EXT2
  80. #define CONFIG_CMD_FAT
  81. #define CONFIG_CMD_IDE
  82. #define CONFIG_CMD_NFS
  83. #define CONFIG_CMD_PCI
  84. #define CONFIG_CMD_PING
  85. #define CONFIG_CMD_SNTP
  86. #define CONFIG_CMD_USB
  87. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  88. #if (TEXT_BASE == 0xFFE00000) /* Boot low */
  89. # define CONFIG_SYS_LOWBOOT 1
  90. #endif
  91. /*
  92. * Autobooting
  93. */
  94. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  95. #define CONFIG_PREBOOT "echo;" \
  96. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  97. "echo"
  98. #undef CONFIG_BOOTARGS
  99. #define CONFIG_ETHADDR 00:a0:a4:03:00:00
  100. #define CONFIG_OVERWRITE_ETHADDR_ONCE
  101. #define CONFIG_IPADDR 192.168.100.2
  102. #define CONFIG_SERVERIP 192.168.100.1
  103. #define CONFIG_NETMASK 255.255.255.0
  104. #define HOSTNAME inka4x0
  105. #define CONFIG_BOOTFILE /tftpboot/inka4x0/uImage
  106. #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
  107. #define CONFIG_EXTRA_ENV_SETTINGS \
  108. "netdev=eth0\0" \
  109. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  110. "nfsroot=${serverip}:${rootpath}\0" \
  111. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  112. "addip=setenv bootargs ${bootargs} " \
  113. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  114. ":${hostname}:${netdev}:off panic=1\0" \
  115. "addcons=setenv bootargs ${bootargs} " \
  116. "console=ttyS0,${baudrate}\0" \
  117. "flash_nfs=run nfsargs addip addcons;" \
  118. "bootm ${kernel_addr}\0" \
  119. "net_nfs=tftp 200000 ${bootfile};" \
  120. "run nfsargs addip addcons;bootm\0" \
  121. "enable_disp=mw.l 100000 04000000 1;" \
  122. "cp.l 100000 f0000b20 1;" \
  123. "cp.l 100000 f0000b28 1\0" \
  124. "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
  125. "ide_boot=ext2load ide 0:1 200000 uImage;" \
  126. "run ideargs addip addcons enable_disp;bootm\0" \
  127. "brightness=255\0" \
  128. ""
  129. #define CONFIG_BOOTCOMMAND "run ide_boot"
  130. /*
  131. * IPB Bus clocking configuration.
  132. */
  133. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  134. /*
  135. * Flash configuration
  136. */
  137. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  138. #define CONFIG_FLASH_CFI_DRIVER 1
  139. #define CONFIG_SYS_FLASH_BASE 0xffe00000
  140. #define CONFIG_SYS_FLASH_SIZE 0x00200000
  141. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
  142. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  143. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  144. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  145. /*
  146. * Environment settings
  147. */
  148. #define CONFIG_ENV_IS_IN_FLASH 1
  149. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
  150. #define CONFIG_ENV_SIZE 0x2000
  151. #define CONFIG_ENV_SECT_SIZE 0x2000
  152. #define CONFIG_ENV_OVERWRITE 1
  153. #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
  154. /*
  155. * Memory map
  156. */
  157. #define CONFIG_SYS_MBAR 0xF0000000
  158. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  159. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  160. /*
  161. * SDRAM controller configuration
  162. */
  163. #undef CONFIG_SDR_MT48LC16M16A2
  164. #undef CONFIG_DDR_MT46V16M16
  165. #undef CONFIG_DDR_MT46V32M16
  166. #undef CONFIG_DDR_HYB25D512160BF
  167. #define CONFIG_DDR_K4H511638C
  168. /* Use ON-Chip SRAM until RAM will be available */
  169. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  170. #ifdef CONFIG_POST
  171. /* preserve space for the post_word at end of on-chip SRAM */
  172. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  173. #else
  174. #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
  175. #endif
  176. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  177. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  178. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  179. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  180. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  181. # define CONFIG_SYS_RAMBOOT 1
  182. #endif
  183. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  184. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  185. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  186. /*
  187. * Ethernet configuration
  188. */
  189. #define CONFIG_MPC5xxx_FEC 1
  190. #define CONFIG_MPC5xxx_FEC_MII100
  191. /*
  192. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  193. */
  194. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  195. #define CONFIG_PHY_ADDR 0x00
  196. #define CONFIG_MII
  197. /*
  198. * GPIO configuration
  199. *
  200. * use CS1 as gpio_wkup_6 output
  201. * Bit 0 (mask: 0x80000000): 0
  202. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  203. * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
  204. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
  205. * EEPROM
  206. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  207. * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
  208. * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
  209. * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
  210. */
  211. #define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
  212. /*
  213. * RTC configuration
  214. */
  215. #define CONFIG_RTC_RTC4543 1 /* use external RTC */
  216. /*
  217. * Software (bit-bang) three wire serial configuration
  218. *
  219. * Note that we need the ifdefs because otherwise compilation of
  220. * mkimage.c fails.
  221. */
  222. #define CONFIG_SOFT_TWS 1
  223. #ifdef TWS_IMPLEMENTATION
  224. #include <mpc5xxx.h>
  225. #include <asm/io.h>
  226. #define TWS_CE MPC5XXX_GPIO_WKUP_PSC1_4 /* GPIO_WKUP_0 */
  227. #define TWS_WR MPC5XXX_GPIO_WKUP_PSC2_4 /* GPIO_WKUP_1 */
  228. #define TWS_DATA MPC5XXX_GPIO_SINT_PSC3_4 /* GPIO_SINT_0 */
  229. #define TWS_CLK MPC5XXX_GPIO_SINT_PSC3_5 /* GPIO_SINT_1 */
  230. static inline void tws_ce(unsigned bit)
  231. {
  232. struct mpc5xxx_wu_gpio *wu_gpio =
  233. (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
  234. if (bit)
  235. setbits_8(&wu_gpio->dvo, TWS_CE);
  236. else
  237. clrbits_8(&wu_gpio->dvo, TWS_CE);
  238. }
  239. static inline void tws_wr(unsigned bit)
  240. {
  241. struct mpc5xxx_wu_gpio *wu_gpio =
  242. (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
  243. if (bit)
  244. setbits_8(&wu_gpio->dvo, TWS_WR);
  245. else
  246. clrbits_8(&wu_gpio->dvo, TWS_WR);
  247. }
  248. static inline void tws_clk(unsigned bit)
  249. {
  250. struct mpc5xxx_gpio *gpio =
  251. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  252. if (bit)
  253. setbits_8(&gpio->sint_dvo, TWS_CLK);
  254. else
  255. clrbits_8(&gpio->sint_dvo, TWS_CLK);
  256. }
  257. static inline void tws_data(unsigned bit)
  258. {
  259. struct mpc5xxx_gpio *gpio =
  260. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  261. if (bit)
  262. setbits_8(&gpio->sint_dvo, TWS_DATA);
  263. else
  264. clrbits_8(&gpio->sint_dvo, TWS_DATA);
  265. }
  266. static inline unsigned tws_data_read(void)
  267. {
  268. struct mpc5xxx_gpio *gpio =
  269. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  270. return !!(in_8(&gpio->sint_ival) & TWS_DATA);
  271. }
  272. static inline void tws_data_config_output(unsigned output)
  273. {
  274. struct mpc5xxx_gpio *gpio =
  275. (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
  276. if (output)
  277. setbits_8(&gpio->sint_ddr, TWS_DATA);
  278. else
  279. clrbits_8(&gpio->sint_ddr, TWS_DATA);
  280. }
  281. #endif /* TWS_IMPLEMENTATION */
  282. /*
  283. * Miscellaneous configurable options
  284. */
  285. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  286. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  287. #if defined(CONFIG_CMD_KGDB)
  288. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  289. #else
  290. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  291. #endif
  292. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  293. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  294. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  295. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  296. #if defined(CONFIG_CMD_KGDB)
  297. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  298. #endif
  299. /* Enable an alternate, more extensive memory test */
  300. #define CONFIG_SYS_ALT_MEMTEST
  301. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  302. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  303. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  304. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  305. /*
  306. * Enable loopw command.
  307. */
  308. #define CONFIG_LOOPW
  309. /*
  310. * Various low-level settings
  311. */
  312. #if defined(CONFIG_MPC5200)
  313. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  314. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  315. #else
  316. #define CONFIG_SYS_HID0_INIT 0
  317. #define CONFIG_SYS_HID0_FINAL 0
  318. #endif
  319. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  320. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  321. #define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
  322. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  323. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  324. /* 32Mbit SRAM @0x30000000 */
  325. #define CONFIG_SYS_CS1_START 0x30000000
  326. #define CONFIG_SYS_CS1_SIZE 0x00400000
  327. #define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
  328. /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
  329. #define CONFIG_SYS_CS2_START 0x80000000
  330. #define CONFIG_SYS_CS2_SIZE 0x0001000
  331. #define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
  332. /* GPIO in @0x30400000 */
  333. #define CONFIG_SYS_CS3_START 0x30400000
  334. #define CONFIG_SYS_CS3_SIZE 0x00100000
  335. #define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
  336. #define CONFIG_SYS_CS_BURST 0x00000000
  337. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  338. /*-----------------------------------------------------------------------
  339. * USB stuff
  340. *-----------------------------------------------------------------------
  341. */
  342. #define CONFIG_USB_OHCI
  343. #define CONFIG_USB_CLOCK 0x00015555
  344. #define CONFIG_USB_CONFIG 0x00001000
  345. #define CONFIG_USB_STORAGE
  346. /*-----------------------------------------------------------------------
  347. * IDE/ATA stuff Supports IDE harddisk
  348. *-----------------------------------------------------------------------
  349. */
  350. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  351. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  352. #undef CONFIG_IDE_LED /* LED for ide not supported */
  353. #define CONFIG_IDE_PREINIT
  354. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  355. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
  356. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  357. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  358. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
  359. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
  360. #define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
  361. #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
  362. #define CONFIG_ATAPI 1
  363. #define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
  364. #endif /* __CONFIG_H */