ns9750_eth.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526
  1. /***********************************************************************
  2. *
  3. * Copyright (C) 2004 by FS Forth-Systeme GmbH.
  4. * All rights reserved.
  5. *
  6. * $Id: ns9750_eth.h,v 1.2 2004/02/24 13:25:39 mpietrek Exp $
  7. * @Author: Markus Pietrek
  8. * @References: [1] NS9750 Hardware Reference, December 2003
  9. * [2] Intel LXT971 Datasheet #249414 Rev. 02
  10. * [3] NS7520 Linux Ethernet Driver
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. ***********************************************************************/
  28. #ifndef FS_NS9750_ETH_H
  29. #define FS_NS9750_ETH_H
  30. #ifdef CONFIG_DRIVER_NS9750_ETHERNET
  31. #define NS9750_ETH_MODULE_BASE (0xA0600000)
  32. #define get_eth_reg_addr(c) \
  33. ((volatile unsigned int*) ( NS9750_ETH_MODULE_BASE+(unsigned int) (c)))
  34. #define NS9750_ETH_EGCR1 (0x0000)
  35. #define NS9750_ETH_EGCR2 (0x0004)
  36. #define NS9750_ETH_EGSR (0x0008)
  37. #define NS9750_ETH_FIFORX (0x000C)
  38. #define NS9750_ETH_FIFOTX (0x0010)
  39. #define NS9750_ETH_FIFOTXS (0x0014)
  40. #define NS9750_ETH_ETSR (0x0018)
  41. #define NS9750_ETH_ERSR (0x001C)
  42. #define NS9750_ETH_MAC1 (0x0400)
  43. #define NS9750_ETH_MAC2 (0x0404)
  44. #define NS9750_ETH_IPGT (0x0408)
  45. #define NS9750_ETH_IPGR (0x040C)
  46. #define NS9750_ETH_CLRT (0x0410)
  47. #define NS9750_ETH_MAXF (0x0414)
  48. #define NS9750_ETH_SUPP (0x0418)
  49. #define NS9750_ETH_TEST (0x041C)
  50. #define NS9750_ETH_MCFG (0x0420)
  51. #define NS9750_ETH_MCMD (0x0424)
  52. #define NS9750_ETH_MADR (0x0428)
  53. #define NS9750_ETH_MWTD (0x042C)
  54. #define NS9750_ETH_MRDD (0x0430)
  55. #define NS9750_ETH_MIND (0x0434)
  56. #define NS9750_ETH_SA1 (0x0440)
  57. #define NS9750_ETH_SA2 (0x0444)
  58. #define NS9750_ETH_SA3 (0x0448)
  59. #define NS9750_ETH_SAFR (0x0500)
  60. #define NS9750_ETH_HT1 (0x0504)
  61. #define NS9750_ETH_HT2 (0x0508)
  62. #define NS9750_ETH_STAT_BASE (0x0680)
  63. #define NS9750_ETH_RXAPTR (0x0A00)
  64. #define NS9750_ETH_RXBPTR (0x0A04)
  65. #define NS9750_ETH_RXCPTR (0x0A08)
  66. #define NS9750_ETH_RXDPTR (0x0A0C)
  67. #define NS9750_ETH_EINTR (0x0A10)
  68. #define NS9750_ETH_EINTREN (0x0A14)
  69. #define NS9750_ETH_TXPTR (0x0A18)
  70. #define NS9750_ETH_TXRPTR (0x0A1C)
  71. #define NS9750_ETH_TXERBD (0x0A20)
  72. #define NS9750_ETH_TXSPTR (0x0A24)
  73. #define NS9750_ETH_RXAOFF (0x0A28)
  74. #define NS9750_ETH_RXBOFF (0x0A2C)
  75. #define NS9750_ETH_RXCOFF (0x0A30)
  76. #define NS9750_ETH_RXDOFF (0x0A34)
  77. #define NS9750_ETH_TXOFF (0x0A38)
  78. #define NS9750_ETH_RXFREE (0x0A3C)
  79. #define NS9750_ETH_TXBD (0x1000)
  80. /* register bit fields */
  81. #define NS9750_ETH_EGCR1_ERX (0x80000000)
  82. #define NS9750_ETH_EGCR1_ERXDMA (0x40000000)
  83. #define NS9750_ETH_EGCR1_ERXSHT (0x10000000)
  84. #define NS9750_ETH_EGCR1_ERXSIZ (0x08000000)
  85. #define NS9750_ETH_EGCR1_ETXSIZ (0x04000000)
  86. #define NS9750_ETH_EGCR1_ETXDIAG (0x02000000)
  87. #define NS9750_ETH_EGCR1_ERXBAD (0x01000000)
  88. #define NS9750_ETH_EGCR1_ETX (0x00800000)
  89. #define NS9750_ETH_EGCR1_ETXDMA (0x00400000)
  90. #define NS9750_ETH_EGCR1_ETXWM (0x00200000)
  91. #define NS9750_ETH_EGCR1_ERXADV (0x00100000)
  92. #define NS9750_ETH_EGCR1_ERXINIT (0x00080000)
  93. #define NS9750_ETH_EGCR1_PHY_MODE_MA (0x0000C000)
  94. #define NS9750_ETH_EGCR1_PHY_MODE_MII (0x00008000)
  95. #define NS9750_ETH_EGCR1_PHY_MODE_RMII (0x00004000)
  96. #define NS9750_ETH_EGCR1_RXCINV (0x00001000)
  97. #define NS9750_ETH_EGCR1_TXCINV (0x00000800)
  98. #define NS9750_ETH_EGCR1_RXALIGN (0x00000400)
  99. #define NS9750_ETH_EGCR1_MAC_HRST (0x00000200)
  100. #define NS9750_ETH_EGCR1_ITXA (0x00000100)
  101. #define NS9750_ETH_EGCR2_TPTV_MA (0xFFFF0000)
  102. #define NS9750_ETH_EGCR2_TPCF (0x00000040)
  103. #define NS9750_ETH_EGCR2_THPDF (0x00000020)
  104. #define NS9750_ETH_EGCR2_TCLER (0x00000008)
  105. #define NS9750_ETH_EGCR2_AUTOZ (0x00000004)
  106. #define NS9750_ETH_EGCR2_CLRCNT (0x00000002)
  107. #define NS9750_ETH_EGCR2_STEN (0x00000001)
  108. #define NS9750_ETH_EGSR_RXINIT (0x00100000)
  109. #define NS9750_ETH_EGSR_TXFIFONF (0x00080000)
  110. #define NS9750_ETH_EGSR_TXFIFOH (0x00040000)
  111. #define NS9750_ETH_EGSR_TXFIFOE (0x00010000)
  112. #define NS9750_ETH_FIFOTXS_ALL (0x00000055)
  113. #define NS9750_ETH_FIFOTXS_3 (0x000000d5)
  114. #define NS9750_ETH_FIFOTXS_2 (0x00000035)
  115. #define NS9750_ETH_FIFOTXS_1 (0x0000000D)
  116. #define NS9750_ETH_FIFOTXS_0 (0x00000003)
  117. #define NS9750_ETH_ETSR_TXOK (0x00008000)
  118. #define NS9750_ETH_ETSR_TXBR (0x00004000)
  119. #define NS9750_ETH_ETSR_TXMC (0x00002000)
  120. #define NS9750_ETH_ETSR_TXAL (0x00001000)
  121. #define NS9750_ETH_ETSR_TXAED (0x00000800)
  122. #define NS9750_ETH_ETSR_TXAEC (0x00000400)
  123. #define NS9750_ETH_ETSR_TXAUR (0x00000200)
  124. #define NS9750_ETH_ETSR_TXAJ (0x00000100)
  125. #define NS9750_ETH_ETSR_TXDEF (0x00000040)
  126. #define NS9750_ETH_ETSR_TXCRC (0x00000020)
  127. #define NS9750_ETH_ETSR_TXCOLC (0x0000000F)
  128. #define NS9750_ETH_ERSR_RXSIZE_MA (0x0FFF0000)
  129. #define NS9750_ETH_ERSR_RXCE (0x00008000)
  130. #define NS9750_ETH_ERSR_RXDV (0x00004000)
  131. #define NS9750_ETH_ERSR_RXOK (0x00002000)
  132. #define NS9750_ETH_ERSR_RXBR (0x00001000)
  133. #define NS9750_ETH_ERSR_RXMC (0x00000800)
  134. #define NS9750_ETH_ERSR_RXCRC (0x00000400)
  135. #define NS9750_ETH_ERSR_RXDR (0x00000200)
  136. #define NS9750_ETH_ERSR_RXCV (0x00000100)
  137. #define NS9750_ETH_ERSR_RXSHT (0x00000040)
  138. #define NS9750_ETH_MAC1_SRST (0x00008000)
  139. #define NS9750_ETH_MAC1_SIMMRST (0x00004000)
  140. #define NS9750_ETH_MAC1_RPEMCSR (0x00000800)
  141. #define NS9750_ETH_MAC1_RPERFUN (0x00000400)
  142. #define NS9750_ETH_MAC1_RPEMCST (0x00000200)
  143. #define NS9750_ETH_MAC1_RPETFUN (0x00000100)
  144. #define NS9750_ETH_MAC1_LOOPBK (0x00000010)
  145. #define NS9750_ETH_MAC1_TXFLOW (0x00000008)
  146. #define NS9750_ETH_MAC1_RXFLOW (0x00000004)
  147. #define NS9750_ETH_MAC1_PALLRX (0x00000002)
  148. #define NS9750_ETH_MAC1_RXEN (0x00000001)
  149. #define NS9750_ETH_MAC2_EDEFER (0x00004000)
  150. #define NS9750_ETH_MAC2_BACKP (0x00002000)
  151. #define NS9750_ETH_MAC2_NOBO (0x00001000)
  152. #define NS9750_ETH_MAC2_LONGP (0x00000200)
  153. #define NS9750_ETH_MAC2_PUREP (0x00000100)
  154. #define NS9750_ETH_MAC2_AUTOP (0x00000080)
  155. #define NS9750_ETH_MAC2_VLANP (0x00000040)
  156. #define NS9750_ETH_MAC2_PADEN (0x00000020)
  157. #define NS9750_ETH_MAC2_CRCEN (0x00000010)
  158. #define NS9750_ETH_MAC2_DELCRC (0x00000008)
  159. #define NS9750_ETH_MAC2_HUGE (0x00000004)
  160. #define NS9750_ETH_MAC2_FLENC (0x00000002)
  161. #define NS9750_ETH_MAC2_FULLD (0x00000001)
  162. #define NS9750_ETH_IPGT_MA (0x0000007F)
  163. #define NS9750_ETH_IPGR_IPGR1 (0x00007F00)
  164. #define NS9750_ETH_IPGR_IPGR2 (0x0000007F)
  165. #define NS9750_ETH_CLRT_CWIN (0x00003F00)
  166. #define NS9750_ETH_CLRT_RETX (0x0000000F)
  167. #define NS9750_ETH_MAXF_MAXF (0x0000FFFF)
  168. #define NS9750_ETH_SUPP_RPERMII (0x00008000)
  169. #define NS9750_ETH_SUPP_SPEED (0x00000080)
  170. #define NS9750_ETH_TEST_TBACK (0x00000004)
  171. #define NS9750_ETH_TEST_TPAUSE (0x00000002)
  172. #define NS9750_ETH_TEST_SPQ (0x00000001)
  173. #define NS9750_ETH_MCFG_RMIIM (0x00008000)
  174. #define NS9750_ETH_MCFG_CLKS_MA (0x0000001C)
  175. #define NS9750_ETH_MCFG_CLKS_4 (0x00000004)
  176. #define NS9750_ETH_MCFG_CLKS_6 (0x00000008)
  177. #define NS9750_ETH_MCFG_CLKS_8 (0x0000000C)
  178. #define NS9750_ETH_MCFG_CLKS_10 (0x00000010)
  179. #define NS9750_ETH_MCFG_CLKS_20 (0x00000014)
  180. #define NS9750_ETH_MCFG_CLKS_30 (0x00000018)
  181. #define NS9750_ETH_MCFG_CLKS_40 (0x0000001C)
  182. #define NS9750_ETH_MCFG_SPRE (0x00000002)
  183. #define NS9750_ETH_MCFG_SCANI (0x00000001)
  184. #define NS9750_ETH_MCMD_SCAN (0x00000002)
  185. #define NS9750_ETH_MCMD_READ (0x00000001)
  186. #define NS9750_ETH_MADR_DADR_MA (0x00001F00)
  187. #define NS9750_ETH_MADR_RADR_MA (0x0000001F)
  188. #define NS9750_ETH_MWTD_MA (0x0000FFFF)
  189. #define NS9750_ETH_MRRD_MA (0x0000FFFF)
  190. #define NS9750_ETH_MIND_MIILF (0x00000008)
  191. #define NS9750_ETH_MIND_NVALID (0x00000004)
  192. #define NS9750_ETH_MIND_SCAN (0x00000002)
  193. #define NS9750_ETH_MIND_BUSY (0x00000001)
  194. #define NS9750_ETH_SA1_OCTET1_MA (0x0000FF00)
  195. #define NS9750_ETH_SA1_OCTET2_MA (0x000000FF)
  196. #define NS9750_ETH_SA2_OCTET3_MA (0x0000FF00)
  197. #define NS9750_ETH_SA2_OCTET4_MA (0x000000FF)
  198. #define NS9750_ETH_SA3_OCTET5_MA (0x0000FF00)
  199. #define NS9750_ETH_SA3_OCTET6_MA (0x000000FF)
  200. #define NS9750_ETH_SAFR_PRO (0x00000008)
  201. #define NS9750_ETH_SAFR_PRM (0x00000004)
  202. #define NS9750_ETH_SAFR_PRA (0x00000002)
  203. #define NS9750_ETH_SAFR_BROAD (0x00000001)
  204. #define NS9750_ETH_HT1_MA (0x0000FFFF)
  205. #define NS9750_ETH_HT2_MA (0x0000FFFF)
  206. /* also valid for EINTREN */
  207. #define NS9750_ETH_EINTR_RXOVL_DATA (0x02000000)
  208. #define NS9750_ETH_EINTR_RXOVL_STAT (0x01000000)
  209. #define NS9750_ETH_EINTR_RXBUFC (0x00800000)
  210. #define NS9750_ETH_EINTR_RXDONEA (0x00400000)
  211. #define NS9750_ETH_EINTR_RXDONEB (0x00200000)
  212. #define NS9750_ETH_EINTR_RXDONEC (0x00100000)
  213. #define NS9750_ETH_EINTR_RXDONED (0x00080000)
  214. #define NS9750_ETH_EINTR_RXNOBUF (0x00040000)
  215. #define NS9750_ETH_EINTR_RXBUFFUL (0x00020000)
  216. #define NS9750_ETH_EINTR_RXBR (0x00010000)
  217. #define NS9750_ETH_EINTR_STOVFL (0x00000040)
  218. #define NS9750_ETH_EINTR_TXPAUSE (0x00000020)
  219. #define NS9750_ETH_EINTR_TXBUFC (0x00000010)
  220. #define NS9750_ETH_EINTR_TXBUFNR (0x00000008)
  221. #define NS9750_ETH_EINTR_TXDONE (0x00000004)
  222. #define NS9750_ETH_EINTR_TXERR (0x00000002)
  223. #define NS9750_ETH_EINTR_TXIDLE (0x00000001)
  224. #define NS9750_ETH_EINTR_RX_MA \
  225. (NS9750_ETH_EINTR_RXOVL_DATA | \
  226. NS9750_ETH_EINTR_RXOVL_STAT | \
  227. NS9750_ETH_EINTR_RXBUFC | \
  228. NS9750_ETH_EINTR_RXDONEA | \
  229. NS9750_ETH_EINTR_RXDONEB | \
  230. NS9750_ETH_EINTR_RXDONEC | \
  231. NS9750_ETH_EINTR_RXDONED | \
  232. NS9750_ETH_EINTR_RXNOBUF | \
  233. NS9750_ETH_EINTR_RXBUFFUL | \
  234. NS9750_ETH_EINTR_RXBR )
  235. #define NS9750_ETH_EINTR_TX_MA \
  236. (NS9750_ETH_EINTR_TXPAUSE | \
  237. NS9750_ETH_EINTR_TXBUFC | \
  238. NS9750_ETH_EINTR_TXBUFNR | \
  239. NS9750_ETH_EINTR_TXDONE | \
  240. NS9750_ETH_EINTR_TXERR | \
  241. NS9750_ETH_EINTR_TXIDLE)
  242. /* for TXPTR, TXRPTR, TXERBD and TXSPTR */
  243. #define NS9750_ETH_TXPTR_MA (0x000000FF)
  244. /* for RXAOFF, RXBOFF, RXCOFF and RXDOFF */
  245. #define NS9750_ETH_RXOFF_MA (0x000007FF)
  246. #define NS9750_ETH_TXOFF_MA (0x000003FF)
  247. #define NS9750_ETH_RXFREE_D (0x00000008)
  248. #define NS9750_ETH_RXFREE_C (0x00000004)
  249. #define NS9750_ETH_RXFREE_B (0x00000002)
  250. #define NS9750_ETH_RXFREE_A (0x00000001)
  251. /* PHY definitions (LXT971A) [2] */
  252. #define PHY_COMMON_CTRL (0x00)
  253. #define PHY_COMMON_STAT (0x01)
  254. #define PHY_COMMON_ID1 (0x02)
  255. #define PHY_COMMON_ID2 (0x03)
  256. #define PHY_COMMON_AUTO_ADV (0x04)
  257. #define PHY_COMMON_AUTO_LNKB (0x05)
  258. #define PHY_COMMON_AUTO_EXP (0x06)
  259. #define PHY_COMMON_AUTO_NEXT (0x07)
  260. #define PHY_COMMON_AUTO_LNKN (0x08)
  261. #define PHY_LXT971_PORT_CFG (0x10)
  262. #define PHY_LXT971_STAT2 (0x11)
  263. #define PHY_LXT971_INT_ENABLE (0x12)
  264. #define PHY_LXT971_INT_STATUS (0x13)
  265. #define PHY_LXT971_LED_CFG (0x14)
  266. #define PHY_LXT971_DIG_CFG (0x1A)
  267. #define PHY_LXT971_TX_CTRL (0x1E)
  268. /* CTRL PHY Control Register Bit Fields */
  269. #define PHY_COMMON_CTRL_RESET (0x8000)
  270. #define PHY_COMMON_CTRL_LOOPBACK (0x4000)
  271. #define PHY_COMMON_CTRL_SPD_MA (0x2040)
  272. #define PHY_COMMON_CTRL_SPD_10 (0x0000)
  273. #define PHY_COMMON_CTRL_SPD_100 (0x2000)
  274. #define PHY_COMMON_CTRL_SPD_1000 (0x0040)
  275. #define PHY_COMMON_CTRL_SPD_RES (0x2040)
  276. #define PHY_COMMON_CTRL_AUTO_NEG (0x1000)
  277. #define PHY_COMMON_CTRL_POWER_DN (0x0800)
  278. #define PHY_COMMON_CTRL_ISOLATE (0x0400)
  279. #define PHY_COMMON_CTRL_RES_AUTO (0x0200)
  280. #define PHY_COMMON_CTRL_DUPLEX (0x0100)
  281. #define PHY_COMMON_CTRL_COL_TEST (0x0080)
  282. #define PHY_COMMON_CTRL_RES1 (0x003F)
  283. /* STAT Status Register Bit Fields */
  284. #define PHY_COMMON_STAT_100BT4 (0x8000)
  285. #define PHY_COMMON_STAT_100BXFD (0x4000)
  286. #define PHY_COMMON_STAT_100BXHD (0x2000)
  287. #define PHY_COMMON_STAT_10BTFD (0x1000)
  288. #define PHY_COMMON_STAT_10BTHD (0x0800)
  289. #define PHY_COMMON_STAT_100BT2FD (0x0400)
  290. #define PHY_COMMON_STAT_100BT2HD (0x0200)
  291. #define PHY_COMMON_STAT_EXT_STAT (0x0100)
  292. #define PHY_COMMON_STAT_RES1 (0x0080)
  293. #define PHY_COMMON_STAT_MF_PSUP (0x0040)
  294. #define PHY_COMMON_STAT_AN_COMP (0x0020)
  295. #define PHY_COMMON_STAT_RMT_FLT (0x0010)
  296. #define PHY_COMMON_STAT_AN_CAP (0x0008)
  297. #define PHY_COMMON_STAT_LNK_STAT (0x0004)
  298. #define PHY_COMMON_STAT_JAB_DTCT (0x0002)
  299. #define PHY_COMMON_STAT_EXT_CAP (0x0001)
  300. /* AUTO_ADV Auto-neg Advert Register Bit Fields */
  301. #define PHY_COMMON_AUTO_ADV_NP (0x8000)
  302. #define PHY_COMMON_AUTO_ADV_RES1 (0x4000)
  303. #define PHY_COMMON_AUTO_ADV_RMT_FLT (0x2000)
  304. #define PHY_COMMON_AUTO_ADV_RES2 (0x1000)
  305. #define PHY_COMMON_AUTO_ADV_AS_PAUSE (0x0800)
  306. #define PHY_COMMON_AUTO_ADV_PAUSE (0x0400)
  307. #define PHY_COMMON_AUTO_ADV_100BT4 (0x0200)
  308. #define PHY_COMMON_AUTO_ADV_100BTXFD (0x0100)
  309. #define PHY_COMMON_AUTO_ADV_100BTX (0x0080)
  310. #define PHY_COMMON_AUTO_ADV_10BTFD (0x0040)
  311. #define PHY_COMMON_AUTO_ADV_10BT (0x0020)
  312. #define PHY_COMMON_AUTO_ADV_SEL_FLD_MA (0x001F)
  313. #define PHY_COMMON_AUTO_ADV_802_9 (0x0002)
  314. #define PHY_COMMON_AUTO_ADV_802_3 (0x0001)
  315. /* AUTO_LNKB Auto-neg Link Ability Register Bit Fields */
  316. #define PHY_COMMON_AUTO_LNKB_NP (0x8000)
  317. #define PHY_COMMON_AUTO_LNKB_ACK (0x4000)
  318. #define PHY_COMMON_AUTO_LNKB_RMT_FLT (0x2000)
  319. #define PHY_COMMON_AUTO_LNKB_RES2 (0x1000)
  320. #define PHY_COMMON_AUTO_LNKB_AS_PAUSE (0x0800)
  321. #define PHY_COMMON_AUTO_LNKB_PAUSE (0x0400)
  322. #define PHY_COMMON_AUTO_LNKB_100BT4 (0x0200)
  323. #define PHY_COMMON_AUTO_LNKB_100BTXFD (0x0100)
  324. #define PHY_COMMON_AUTO_LNKB_100BTX (0x0080)
  325. #define PHY_COMMON_AUTO_LNKB_10BTFD (0x0040)
  326. #define PHY_COMMON_AUTO_LNKB_10BT (0x0020)
  327. #define PHY_COMMON_AUTO_LNKB_SEL_FLD_MA (0x001F)
  328. #define PHY_COMMON_AUTO_LNKB_802_9 (0x0002)
  329. #define PHY_COMMON_AUTO_LNKB_802_3 (0x0001)
  330. /* AUTO_EXP Auto-neg Expansion Register Bit Fields */
  331. #define PHY_COMMON_AUTO_EXP_RES1 (0xFFC0)
  332. #define PHY_COMMON_AUTO_EXP_BASE_PAGE (0x0020)
  333. #define PHY_COMMON_AUTO_EXP_PAR_DT_FLT (0x0010)
  334. #define PHY_COMMON_AUTO_EXP_LNK_NP_CAP (0x0008)
  335. #define PHY_COMMON_AUTO_EXP_NP_CAP (0x0004)
  336. #define PHY_COMMON_AUTO_EXP_PAGE_REC (0x0002)
  337. #define PHY_COMMON_AUTO_EXP_LNK_AN_CAP (0x0001)
  338. /* AUTO_NEXT Aut-neg Next Page Tx Register Bit Fields */
  339. #define PHY_COMMON_AUTO_NEXT_NP (0x8000)
  340. #define PHY_COMMON_AUTO_NEXT_RES1 (0x4000)
  341. #define PHY_COMMON_AUTO_NEXT_MSG_PAGE (0x2000)
  342. #define PHY_COMMON_AUTO_NEXT_ACK_2 (0x1000)
  343. #define PHY_COMMON_AUTO_NEXT_TOGGLE (0x0800)
  344. #define PHY_COMMON_AUTO_NEXT_MSG (0x07FF)
  345. /* AUTO_LNKN Auto-neg Link Partner Rx Reg Bit Fields */
  346. #define PHY_COMMON_AUTO_LNKN_NP (0x8000)
  347. #define PHY_COMMON_AUTO_LNKN_ACK (0x4000)
  348. #define PHY_COMMON_AUTO_LNKN_MSG_PAGE (0x2000)
  349. #define PHY_COMMON_AUTO_LNKN_ACK_2 (0x1000)
  350. #define PHY_COMMON_AUTO_LNKN_TOGGLE (0x0800)
  351. #define PHY_COMMON_AUTO_LNKN_MSG (0x07FF)
  352. /* PORT_CFG Port Configuration Register Bit Fields */
  353. #define PHY_LXT971_PORT_CFG_RES1 (0x8000)
  354. #define PHY_LXT971_PORT_CFG_FORCE_LNK (0x4000)
  355. #define PHY_LXT971_PORT_CFG_TX_DISABLE (0x2000)
  356. #define PHY_LXT971_PORT_CFG_BYPASS_SCR (0x1000)
  357. #define PHY_LXT971_PORT_CFG_RES2 (0x0800)
  358. #define PHY_LXT971_PORT_CFG_JABBER (0x0400)
  359. #define PHY_LXT971_PORT_CFG_SQE (0x0200)
  360. #define PHY_LXT971_PORT_CFG_TP_LOOPBACK (0x0100)
  361. #define PHY_LXT971_PORT_CFG_CRS_SEL (0x0080)
  362. #define PHY_LXT971_PORT_CFG_SLEEP_MODE (0x0040)
  363. #define PHY_LXT971_PORT_CFG_PRE_EN (0x0020)
  364. #define PHY_LXT971_PORT_CFG_SLEEP_T_MA (0x0018)
  365. #define PHY_LXT971_PORT_CFG_SLEEP_T_104 (0x0010)
  366. #define PHY_LXT971_PORT_CFG_SLEEP_T_200 (0x0001)
  367. #define PHY_LXT971_PORT_CFG_SLEEP_T_304 (0x0000)
  368. #define PHY_LXT971_PORT_CFG_FLT_CODE_EN (0x0004)
  369. #define PHY_LXT971_PORT_CFG_ALT_NP (0x0002)
  370. #define PHY_LXT971_PORT_CFG_FIBER_SEL (0x0001)
  371. /* STAT2 Status Register #2 Bit Fields */
  372. #define PHY_LXT971_STAT2_RES1 (0x8000)
  373. #define PHY_LXT971_STAT2_100BTX (0x4000)
  374. #define PHY_LXT971_STAT2_TX_STATUS (0x2000)
  375. #define PHY_LXT971_STAT2_RX_STATUS (0x1000)
  376. #define PHY_LXT971_STAT2_COL_STATUS (0x0800)
  377. #define PHY_LXT971_STAT2_LINK (0x0400)
  378. #define PHY_LXT971_STAT2_DUPLEX_MODE (0x0200)
  379. #define PHY_LXT971_STAT2_AUTO_NEG (0x0100)
  380. #define PHY_LXT971_STAT2_AUTO_NEG_COMP (0x0080)
  381. #define PHY_LXT971_STAT2_RES2 (0x0040)
  382. #define PHY_LXT971_STAT2_POLARITY (0x0020)
  383. #define PHY_LXT971_STAT2_PAUSE (0x0010)
  384. #define PHY_LXT971_STAT2_ERROR (0x0008)
  385. #define PHY_LXT971_STAT2_RES3 (0x0007)
  386. /* INT_ENABLE Interrupt Enable Register Bit Fields */
  387. #define PHY_LXT971_INT_ENABLE_RES1 (0xFF00)
  388. #define PHY_LXT971_INT_ENABLE_ANMSK (0x0080)
  389. #define PHY_LXT971_INT_ENABLE_SPEEDMSK (0x0040)
  390. #define PHY_LXT971_INT_ENABLE_DUPLEXMSK (0x0020)
  391. #define PHY_LXT971_INT_ENABLE_LINKMSK (0x0010)
  392. #define PHY_LXT971_INT_ENABLE_RES2 (0x000C)
  393. #define PHY_LXT971_INT_ENABLE_INTEN (0x0002)
  394. #define PHY_LXT971_INT_ENABLE_TINT (0x0001)
  395. /* INT_STATUS Interrupt Status Register Bit Fields */
  396. #define PHY_LXT971_INT_STATUS_RES1 (0xFF00)
  397. #define PHY_LXT971_INT_STATUS_ANDONE (0x0080)
  398. #define PHY_LXT971_INT_STATUS_SPEEDCHG (0x0040)
  399. #define PHY_LXT971_INT_STATUS_DUPLEXCHG (0x0020)
  400. #define PHY_LXT971_INT_STATUS_LINKCHG (0x0010)
  401. #define PHY_LXT971_INT_STATUS_RES2 (0x0008)
  402. #define PHY_LXT971_INT_STATUS_MDINT (0x0004)
  403. #define PHY_LXT971_INT_STATUS_RES3 (0x0003)
  404. /* LED_CFG Interrupt LED Configuration Register Bit Fields */
  405. #define PHY_LXT971_LED_CFG_SHIFT_LED1 (0x000C)
  406. #define PHY_LXT971_LED_CFG_SHIFT_LED2 (0x0008)
  407. #define PHY_LXT971_LED_CFG_SHIFT_LED3 (0x0004)
  408. #define PHY_LXT971_LED_CFG_LEDFREQ_MA (0x000C)
  409. #define PHY_LXT971_LED_CFG_LEDFREQ_RES (0x000C)
  410. #define PHY_LXT971_LED_CFG_LEDFREQ_100 (0x0008)
  411. #define PHY_LXT971_LED_CFG_LEDFREQ_60 (0x0004)
  412. #define PHY_LXT971_LED_CFG_LEDFREQ_30 (0x0000)
  413. #define PHY_LXT971_LED_CFG_PULSE_STR (0x0002)
  414. #define PHY_LXT971_LED_CFG_RES1 (0x0001)
  415. /* only one of these values must be shifted for each SHIFT_LED? */
  416. #define PHY_LXT971_LED_CFG_UNUSED1 (0x000F)
  417. #define PHY_LXT971_LED_CFG_DUPLEX_COL (0x000E)
  418. #define PHY_LXT971_LED_CFG_LINK_ACT (0x000D)
  419. #define PHY_LXT971_LED_CFG_LINK_RX (0x000C)
  420. #define PHY_LXT971_LED_CFG_TEST_BLK_SLW (0x000B)
  421. #define PHY_LXT971_LED_CFG_TEST_BLK_FST (0x000A)
  422. #define PHY_LXT971_LED_CFG_TEST_OFF (0x0009)
  423. #define PHY_LXT971_LED_CFG_TEST_ON (0x0008)
  424. #define PHY_LXT971_LED_CFG_RX_OR_TX (0x0007)
  425. #define PHY_LXT971_LED_CFG_UNUSED2 (0x0006)
  426. #define PHY_LXT971_LED_CFG_DUPLEX (0x0005)
  427. #define PHY_LXT971_LED_CFG_LINK (0x0004)
  428. #define PHY_LXT971_LED_CFG_COLLISION (0x0003)
  429. #define PHY_LXT971_LED_CFG_RECEIVE (0x0002)
  430. #define PHY_LXT971_LED_CFG_TRANSMIT (0x0001)
  431. #define PHY_LXT971_LED_CFG_SPEED (0x0000)
  432. /* DIG_CFG Digitial Configuration Register Bit Fields */
  433. #define PHY_LXT971_DIG_CFG_RES1 (0xF000)
  434. #define PHY_LXT971_DIG_CFG_MII_DRIVE (0x0800)
  435. #define PHY_LXT971_DIG_CFG_RES2 (0x0400)
  436. #define PHY_LXT971_DIG_CFG_SHOW_SYMBOL (0x0200)
  437. #define PHY_LXT971_DIG_CFG_RES3 (0x01FF)
  438. #define PHY_LXT971_MDIO_MAX_CLK (8000000)
  439. /* TX_CTRL Transmit Control Register Bit Fields
  440. documentation is buggy for this register, therefore setting not included */
  441. typedef enum
  442. {
  443. PHY_NONE = 0x0000, /* no PHY detected yet */
  444. PHY_LXT971A = 0x0013
  445. } PhyType;
  446. #define PHY_MDIO_MAX_CLK (2500000)
  447. #ifndef NS9750_ETH_PHY_ADDRESS
  448. # define NS9750_ETH_PHY_ADDRESS (0x0001) /* suitable for UNC20 */
  449. #endif /* NETARM_ETH_PHY_ADDRESS */
  450. #endif /* CONFIG_DRIVER_NS9750_ETHERNET */
  451. #endif /* FS_NS9750_ETH_H */