FADS850SAR.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola 860T FADS board. Copied from the MBX stuff.
  4. * Magnus Damm added defines for 8xxrom and extended bd_info.
  5. * Helmut Buchsbaum added bitvalues for BCSRx
  6. *
  7. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  8. */
  9. /*
  10. * 1999-nov-26: The FADS is using the following physical memorymap:
  11. *
  12. * ff020000 -> ff02ffff : pcmcia
  13. * ff010000 -> ff01ffff : BCSR connected to CS1, setup by 8xxrom
  14. * ff000000 -> ff00ffff : IMAP internal in the cpu
  15. * fe000000 -> ffnnnnnn : flash connected to CS0, setup by 8xxrom
  16. * 00000000 -> nnnnnnnn : sdram/dram setup by 8xxrom
  17. */
  18. /* ------------------------------------------------------------------------- */
  19. /*
  20. * board/config.h - configuration options, board specific
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. /*
  25. * High Level Configuration Options
  26. * (easy to change)
  27. */
  28. #define CONFIG_MPC850 1
  29. #define CONFIG_MPC850SAR 1
  30. #define CONFIG_FADS 1
  31. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  32. #undef CONFIG_8xx_CONS_SMC2
  33. #undef CONFIG_8xx_CONS_NONE
  34. #define CONFIG_BAUDRATE 9600
  35. #if 0
  36. #define MPC8XX_FACT 10 /* Multiply by 10 */
  37. #define MPC8XX_XIN 50000000 /* 50 MHz in */
  38. #else
  39. #define MPC8XX_FACT 12 /* Multiply by 12 */
  40. #define MPC8XX_XIN 4000000 /* 4 MHz in */
  41. #endif
  42. #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
  43. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  44. #if 1
  45. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  46. #else
  47. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  48. #endif
  49. #define CONFIG_BOOTCOMMAND "bootm 02880000" /* autoboot command */
  50. #define CONFIG_BOOTARGS " "
  51. #undef CONFIG_WATCHDOG /* watchdog disabled */
  52. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  53. #include <cmd_confdefs.h>
  54. /*
  55. * Miscellaneous configurable options
  56. */
  57. #undef CFG_LONGHELP /* undef to save memory */
  58. #define CFG_PROMPT ":>" /* Monitor Command Prompt */
  59. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  60. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  61. #else
  62. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  63. #endif
  64. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  65. #define CFG_MAXARGS 16 /* max number of command args */
  66. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  67. #define CFG_MEMTEST_START 0x00004000 /* memtest works on */
  68. #define CFG_MEMTEST_END 0x00800000 /* 0 ... 8 MB in DRAM */
  69. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  70. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  71. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  72. /*
  73. * Low Level Configuration Settings
  74. * (address mappings, register initial values, etc.)
  75. * You should know what you are doing if you make changes here.
  76. */
  77. /*-----------------------------------------------------------------------
  78. * Internal Memory Mapped Register
  79. */
  80. #define CFG_IMMR 0xFF000000
  81. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  82. /*-----------------------------------------------------------------------
  83. * Definitions for initial stack pointer and data area (in DPRAM)
  84. */
  85. #define CFG_INIT_RAM_ADDR CFG_IMMR
  86. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  87. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  88. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  89. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  90. /*-----------------------------------------------------------------------
  91. * Start addresses for the final memory configuration
  92. * (Set up by the startup code)
  93. * Please note that CFG_SDRAM_BASE _must_ start at 0
  94. * Also NOTE that it doesn't mean SDRAM - it means MEMORY.
  95. */
  96. #define CFG_SDRAM_BASE 0x00000000
  97. #define CFG_SDRAM_SIZE (4<<20) /* standard FADS has 4M */
  98. #define CFG_FLASH_BASE 0x02800000
  99. #define CFG_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  100. #if 0
  101. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 128 kB for Monitor */
  102. #else
  103. #define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  104. #endif
  105. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  106. #define CFG_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
  107. /*
  108. * For booting Linux, the board info and command line data
  109. * have to be in the first 8 MB of memory, since this is
  110. * the maximum mapped by the Linux kernel during initialization.
  111. */
  112. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  113. /*-----------------------------------------------------------------------
  114. * FLASH organization
  115. */
  116. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  117. #define CFG_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  118. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  119. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  120. #define CFG_ENV_IS_IN_FLASH 1
  121. #define CFG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector */
  122. #define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
  123. /*-----------------------------------------------------------------------
  124. * Cache Configuration
  125. */
  126. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  127. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  128. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  129. #endif
  130. /*-----------------------------------------------------------------------
  131. * SYPCR - System Protection Control 11-9
  132. * SYPCR can only be written once after reset!
  133. *-----------------------------------------------------------------------
  134. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  135. */
  136. #if defined(CONFIG_WATCHDOG)
  137. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  138. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  139. #else
  140. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  141. #endif
  142. /*-----------------------------------------------------------------------
  143. * SIUMCR - SIU Module Configuration 11-6
  144. *-----------------------------------------------------------------------
  145. * PCMCIA config., multi-function pin tri-state
  146. */
  147. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  148. /*-----------------------------------------------------------------------
  149. * TBSCR - Time Base Status and Control 11-26
  150. *-----------------------------------------------------------------------
  151. * Clear Reference Interrupt Status, Timebase freezing enabled
  152. */
  153. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  154. /*-----------------------------------------------------------------------
  155. * PISCR - Periodic Interrupt Status and Control 11-31
  156. *-----------------------------------------------------------------------
  157. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  158. */
  159. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  160. /*-----------------------------------------------------------------------
  161. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  162. *-----------------------------------------------------------------------
  163. * Reset PLL lock status sticky bit, timer expired status bit and timer *
  164. * interrupt status bit - leave PLL multiplication factor unchanged !
  165. */
  166. #define CFG_PLPRCR (((MPC8XX_FACT-1) << 20) | \
  167. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  168. /*-----------------------------------------------------------------------
  169. * SCCR - System Clock and reset Control Register 15-27
  170. *-----------------------------------------------------------------------
  171. * Set clock output, timebase and RTC source and divider,
  172. * power management and some other internal clocks
  173. */
  174. #define SCCR_MASK SCCR_EBDF11
  175. #define CFG_SCCR (SCCR_TBS | \
  176. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  177. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  178. SCCR_DFALCD00)
  179. /*-----------------------------------------------------------------------
  180. *
  181. *-----------------------------------------------------------------------
  182. *
  183. */
  184. #define CFG_DER 0
  185. /* Because of the way the 860 starts up and assigns CS0 the
  186. * entire address space, we have to set the memory controller
  187. * differently. Normally, you write the option register
  188. * first, and then enable the chip select by writing the
  189. * base register. For CS0, you must write the base register
  190. * first, followed by the option register.
  191. */
  192. /*
  193. * Init Memory Controller:
  194. *
  195. * BR0/1 and OR0/1 (FLASH)
  196. */
  197. /* the other CS:s are determined by looking at parameters in BCSRx */
  198. #define BCSR_ADDR ((uint) 0x02100000)
  199. #define BCSR_SIZE ((uint)(64 * 1024))
  200. #define FLASH_BASE0_PRELIM 0x02800000 /* FLASH bank #0 */
  201. #define FLASH_BASE1_PRELIM 0x00000000 /* FLASH bank #1 */
  202. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  203. #define CFG_PRELIM_OR_AM 0xFFE00000 /* OR addr mask */
  204. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  205. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  206. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  207. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) /* 1 Mbyte until detected and only 1 Mbyte is needed*/
  208. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  209. /* BCSRx - Board Control and Status Registers */
  210. #define CFG_OR1_REMAP CFG_OR0_REMAP
  211. #define CFG_OR1_PRELIM 0xffff8110 /* 64Kbyte address space */
  212. #define CFG_BR1_PRELIM ((BCSR_ADDR) | BR_V )
  213. /*
  214. * Memory Periodic Timer Prescaler
  215. */
  216. /* periodic timer for refresh */
  217. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  218. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  219. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  220. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  221. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  222. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  223. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  224. /*
  225. * MAMR settings for SDRAM
  226. */
  227. /* 8 column SDRAM */
  228. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  229. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  230. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  231. /* 9 column SDRAM */
  232. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  233. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  234. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  235. #define CFG_MAMR 0x13a01114
  236. /*
  237. * Internal Definitions
  238. *
  239. * Boot Flags
  240. */
  241. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  242. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  243. /* values according to the manual */
  244. #define PCMCIA_MEM_ADDR ((uint)0xff020000)
  245. #define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
  246. #define BCSR0 ((uint) (BCSR_ADDR + 00))
  247. #define BCSR1 ((uint) (BCSR_ADDR + 0x04))
  248. #define BCSR2 ((uint) (BCSR_ADDR + 0x08))
  249. #define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
  250. #define BCSR4 ((uint) (BCSR_ADDR + 0x10))
  251. /* FADS bitvalues by Helmut Buchsbaum
  252. * see MPC8xxADS User's Manual for a proper description
  253. * of the following structures
  254. */
  255. #define BCSR0_ERB ((uint)0x80000000)
  256. #define BCSR0_IP ((uint)0x40000000)
  257. #define BCSR0_BDIS ((uint)0x10000000)
  258. #define BCSR0_BPS_MASK ((uint)0x0C000000)
  259. #define BCSR0_ISB_MASK ((uint)0x01800000)
  260. #define BCSR0_DBGC_MASK ((uint)0x00600000)
  261. #define BCSR0_DBPC_MASK ((uint)0x00180000)
  262. #define BCSR0_EBDF_MASK ((uint)0x00060000)
  263. #define BCSR1_FLASH_EN ((uint)0x80000000)
  264. #define BCSR1_DRAM_EN ((uint)0x40000000)
  265. #define BCSR1_ETHEN ((uint)0x20000000)
  266. #define BCSR1_IRDEN ((uint)0x10000000)
  267. #define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
  268. #define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
  269. #define BCSR1_BCSR_EN ((uint)0x02000000)
  270. #define BCSR1_RS232EN_1 ((uint)0x01000000)
  271. #define BCSR1_PCCEN ((uint)0x00800000)
  272. #define BCSR1_PCCVCC0 ((uint)0x00400000)
  273. #define BCSR1_PCCVPP_MASK ((uint)0x00300000)
  274. #define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
  275. #define BCSR1_RS232EN_2 ((uint)0x00040000)
  276. #define BCSR1_SDRAM_EN ((uint)0x00020000)
  277. #define BCSR1_PCCVCC1 ((uint)0x00010000)
  278. #define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
  279. #define BCSR2_FLASH_PD_SHIFT 28
  280. #define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
  281. #define BCSR2_DRAM_PD_SHIFT 23
  282. #define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
  283. #define BCSR2_DBREVNR_MASK ((uint)0x00030000)
  284. #define BCSR3_DBID_MASK ((ushort)0x3800)
  285. #define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
  286. #define BCSR3_BREVNR0 ((ushort)0x0080)
  287. #define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
  288. #define BCSR3_BREVN1 ((ushort)0x0008)
  289. #define BCSR3_BREVN2_MASK ((ushort)0x0003)
  290. #define BCSR4_ETHLOOP ((uint)0x80000000)
  291. #define BCSR4_TFPLDL ((uint)0x40000000)
  292. #define BCSR4_TPSQEL ((uint)0x20000000)
  293. #define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
  294. #ifdef CONFIG_MPC823
  295. #define BCSR4_USB_EN ((uint)0x08000000)
  296. #endif /* CONFIG_MPC823 */
  297. #ifdef CONFIG_MPC860SAR
  298. #define BCSR4_UTOPIA_EN ((uint)0x08000000)
  299. #endif /* CONFIG_MPC860SAR */
  300. #ifdef CONFIG_MPC860T
  301. #define BCSR4_FETH_EN ((uint)0x08000000)
  302. #endif /* CONFIG_MPC860T */
  303. #ifdef CONFIG_MPC823
  304. #define BCSR4_USB_SPEED ((uint)0x04000000)
  305. #endif /* CONFIG_MPC823 */
  306. #ifdef CONFIG_MPC860T
  307. #define BCSR4_FETHCFG0 ((uint)0x04000000)
  308. #endif /* CONFIG_MPC860T */
  309. #ifdef CONFIG_MPC823
  310. #define BCSR4_VCCO ((uint)0x02000000)
  311. #endif /* CONFIG_MPC823 */
  312. #ifdef CONFIG_MPC860T
  313. #define BCSR4_FETHFDE ((uint)0x02000000)
  314. #endif /* CONFIG_MPC860T */
  315. #ifdef CONFIG_MPC823
  316. #define BCSR4_VIDEO_ON ((uint)0x00800000)
  317. #endif /* CONFIG_MPC823 */
  318. #ifdef CONFIG_MPC823
  319. #define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
  320. #endif /* CONFIG_MPC823 */
  321. #ifdef CONFIG_MPC860T
  322. #define BCSR4_FETHCFG1 ((uint)0x00400000)
  323. #endif /* CONFIG_MPC860T */
  324. #ifdef CONFIG_MPC823
  325. #define BCSR4_VIDEO_RST ((uint)0x00200000)
  326. #endif /* CONFIG_MPC823 */
  327. #ifdef CONFIG_MPC860T
  328. #define BCSR4_FETHRST ((uint)0x00200000)
  329. #endif /* CONFIG_MPC860T */
  330. #define BCSR4_MODEM_EN ((uint)0x00100000)
  331. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  332. #define CONFIG_DRAM_50MHZ 1
  333. #define CONFIG_SDRAM_50MHZ
  334. /* We don't use the 8259.
  335. */
  336. #define NR_8259_INTS 0
  337. /* Machine type
  338. */
  339. #define _MACH_8xx (_MACH_fads)
  340. #define CONFIG_DISK_SPINUP_TIME 1000000
  341. /* PCMCIA configuration */
  342. #define PCMCIA_MAX_SLOTS 2
  343. #ifdef CONFIG_MPC860
  344. #define PCMCIA_SLOT_A 1
  345. #endif
  346. #define CFG_DAUGHTERBOARD
  347. #endif /* __CONFIG_H */