FADS823.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * A collection of structures, addresses, and values associated with
  3. * the Motorola 860T FADS board. Copied from the MBX stuff.
  4. * Magnus Damm added defines for 8xxrom and extended bd_info.
  5. * Helmut Buchsbaum added bitvalues for BCSRx
  6. *
  7. * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  8. */
  9. /*
  10. * 1999-nov-26: The FADS is using the following physical memorymap:
  11. *
  12. * ff020000 -> ff02ffff : pcmcia io remapping
  13. * ff010000 -> ff01ffff : BCSR connected to CS1, setup by U-Boot
  14. * ff000000 -> ff00ffff : IMAP internal in the cpu
  15. * e0000000 -> f3ffffff : pcmcia memory remapping by m8xx_pcmcia
  16. * fe000000 -> fe1fffff : flash connected to CS0, setup by U-Boot
  17. * 00000000 -> nnnnnnnn : sdram/dram setup by U-Boot
  18. */
  19. #define CFG_PCMCIA_IO_ADDR 0xff020000
  20. #define CFG_PCMCIA_IO_SIZE 0x10000
  21. #define CFG_PCMCIA_MEM_ADDR 0xe0000000
  22. #define CFG_PCMCIA_MEM_SIZE 0x10000
  23. #define CFG_IMMR 0xFF000000
  24. #define CFG_SDRAM_SIZE (4<<20) /* standard FADS has 4M */
  25. #define CFG_SDRAM_BASE 0x00000000
  26. #define CFG_FLASH_BASE 0x02800000
  27. #define BCSR_ADDR ((uint) 0xff010000)
  28. #define FLASH_BASE0_PRELIM 0x02800000 /* FLASH bank #0 */
  29. /* ------------------------------------------------------------------------- */
  30. /*
  31. * board/config.h - configuration options, board specific
  32. */
  33. #ifndef __CONFIG_H
  34. #define __CONFIG_H
  35. #define CONFIG_ETHADDR 08:00:22:50:70:63 /* Ethernet address */
  36. #define CONFIG_ENV_OVERWRITE 1 /* Overwrite the environment */
  37. #define CONFIG_VIDEO 1 /* To enable video controller support */
  38. #define CONFIG_HARD_I2C 1 /* To I2C with hardware support */
  39. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  40. #define CFG_I2C_SLAVE 0x7F
  41. /*Now included by CFG_CMD_PCMCIA */
  42. /*#define CONFIG_PCMCIA 1 / * To enable PCMCIA support */
  43. /* Video related */
  44. #define CONFIG_VIDEO_LOGO 1 /* Show the logo */
  45. #define CONFIG_VIDEO_ENCODER_AD7176 1 /* Enable this encoder */
  46. #define CONFIG_VIDEO_ENCODER_AD7176_ADDR 0x54 /* Default on fads */
  47. #define CONFIG_VIDEO_SIZE (2*1024*1024)
  48. /* #define CONFIG_VIDEO_ADDR (gd->bd->bi_memsize - CONFIG_VIDEO_SIZE) Frame buffer address */
  49. /* Wireless 56Khz 4PPM keyboard on SMCx */
  50. /*#define CONFIG_KEYBOARD 1 */
  51. #define CONFIG_WL_4PPM_KEYBOARD_SMC 0 /* SMC to use (0 indexed) */
  52. /*
  53. * High Level Configuration Options
  54. * (easy to change)
  55. */
  56. #define CONFIG_MPC823 1
  57. #define CONFIG_MPC823FADS 1
  58. #define CONFIG_FADS 1
  59. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  60. #undef CONFIG_8xx_CONS_SMC2
  61. #undef CONFIG_8xx_CONS_NONE
  62. #define CONFIG_BAUDRATE 115200
  63. /* Set the CPU speed to 50Mhz on the FADS */
  64. #if 0
  65. #define MPC8XX_FACT 10 /* Multiply by 10 */
  66. #define MPC8XX_XIN 5000000 /* 5 MHz in */
  67. #else
  68. #define MPC8XX_FACT 10 /* Multiply by 10 */
  69. #define MPC8XX_XIN 5000000 /* 5 MHz in */
  70. #define CFG_PLPRCR_MF (MPC8XX_FACT-1) << 20 /* From 0 to 4095 */
  71. #endif
  72. #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
  73. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  74. #if 1
  75. #define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
  76. #define CONFIG_LOADS_ECHO 0 /* Dont echoes received characters */
  77. #define CONFIG_BOOTARGS ""
  78. #define CONFIG_BOOTCOMMAND \
  79. "bootp ;" \
  80. "setenv bootargs console=tty0 console=ttyS0 " \
  81. "root=/dev/nfs nfsroot=$(serverip):$(rootpath) " \
  82. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname):eth0:off ;" \
  83. "bootm"
  84. #else
  85. #define CONFIG_BOOTDELAY 0 /* autoboot disabled */
  86. #endif
  87. #undef CONFIG_WATCHDOG /* watchdog disabled */
  88. #define CONFIG_BOOTP_MASK CONFIG_BOOTP_ALL
  89. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  90. #include <cmd_confdefs.h>
  91. /*
  92. * Miscellaneous configurable options
  93. */
  94. #define CFG_LONGHELP /* undef to save memory */
  95. #define CFG_PROMPT ":>" /* Monitor Command Prompt */
  96. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  97. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  98. #else
  99. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  100. #endif
  101. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  102. #define CFG_MAXARGS 16 /* max number of command args */
  103. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  104. #define CFG_MEMTEST_START 0x00004000 /* memtest works on */
  105. #define CFG_MEMTEST_END 0x01000000 /* 0 ... 16 MB in DRAM */
  106. #define CFG_LOAD_ADDR 0x00100000 /* default load address */
  107. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  108. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  109. /*
  110. * Low Level Configuration Settings
  111. * (address mappings, register initial values, etc.)
  112. * You should know what you are doing if you make changes here.
  113. */
  114. /*-----------------------------------------------------------------------
  115. * Internal Memory Mapped Register
  116. */
  117. #define CFG_IMMR_SIZE ((uint)(64 * 1024))
  118. /*-----------------------------------------------------------------------
  119. * Definitions for initial stack pointer and data area (in DPRAM)
  120. */
  121. #define CFG_INIT_RAM_ADDR CFG_IMMR
  122. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  123. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  124. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  125. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  126. /*-----------------------------------------------------------------------
  127. * Start addresses for the final memory configuration
  128. * (Set up by the startup code)
  129. * Please note that CFG_SDRAM_BASE _must_ start at 0
  130. * Also NOTE that it doesn't mean SDRAM - it means MEMORY.
  131. */
  132. #define CFG_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
  133. #if 0
  134. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  135. #else
  136. #define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  137. #endif
  138. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  139. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  140. /*
  141. * For booting Linux, the board info and command line data
  142. * have to be in the first 8 MB of memory, since this is
  143. * the maximum mapped by the Linux kernel during initialization.
  144. */
  145. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  146. /*-----------------------------------------------------------------------
  147. * FLASH organization
  148. */
  149. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  150. #define CFG_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
  151. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  152. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  153. #define CFG_ENV_IS_IN_FLASH 1
  154. #define CFG_ENV_OFFSET 0x00040000 /* Offset of Environment Sector */
  155. #define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
  156. /*-----------------------------------------------------------------------
  157. * Cache Configuration
  158. */
  159. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  160. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  161. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  162. #endif
  163. /*-----------------------------------------------------------------------
  164. * SYPCR - System Protection Control 11-9
  165. * SYPCR can only be written once after reset!
  166. *-----------------------------------------------------------------------
  167. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  168. */
  169. #if defined(CONFIG_WATCHDOG)
  170. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  171. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  172. #else
  173. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  174. #endif
  175. /*-----------------------------------------------------------------------
  176. * SIUMCR - SIU Module Configuration 11-6
  177. *-----------------------------------------------------------------------
  178. * PCMCIA config., multi-function pin tri-state
  179. */
  180. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  181. /*-----------------------------------------------------------------------
  182. * TBSCR - Time Base Status and Control 11-26
  183. *-----------------------------------------------------------------------
  184. * Clear Reference Interrupt Status, Timebase freezing enabled
  185. */
  186. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  187. /*-----------------------------------------------------------------------
  188. * PISCR - Periodic Interrupt Status and Control 11-31
  189. *-----------------------------------------------------------------------
  190. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  191. */
  192. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  193. /*-----------------------------------------------------------------------
  194. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  195. *-----------------------------------------------------------------------
  196. * Reset PLL lock status sticky bit, timer expired status bit and timer *
  197. * interrupt status bit - leave PLL multiplication factor unchanged !
  198. */
  199. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | CFG_PLPRCR_MF)
  200. /*-----------------------------------------------------------------------
  201. * SCCR - System Clock and reset Control Register 15-27
  202. *-----------------------------------------------------------------------
  203. * Set clock output, timebase and RTC source and divider,
  204. * power management and some other internal clocks
  205. */
  206. #define SCCR_MASK SCCR_EBDF11
  207. #define CFG_SCCR (SCCR_TBS | \
  208. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  209. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  210. SCCR_DFALCD00)
  211. /*-----------------------------------------------------------------------
  212. *
  213. *-----------------------------------------------------------------------
  214. *
  215. */
  216. #define CFG_DER 0
  217. /* Because of the way the 860 starts up and assigns CS0 the
  218. * entire address space, we have to set the memory controller
  219. * differently. Normally, you write the option register
  220. * first, and then enable the chip select by writing the
  221. * base register. For CS0, you must write the base register
  222. * first, followed by the option register.
  223. */
  224. /*
  225. * Init Memory Controller:
  226. *
  227. * BR0/1 and OR0/1 (FLASH)
  228. */
  229. /* the other CS:s are determined by looking at parameters in BCSRx */
  230. #define BCSR_SIZE ((uint)(64 * 1024))
  231. #define FLASH_BASE1_PRELIM 0x00000000 /* FLASH bank #1 */
  232. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  233. #define CFG_PRELIM_OR_AM 0xFFE00000 /* OR addr mask */
  234. /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
  235. #define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
  236. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  237. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) /* 1 Mbyte until detected and only 1 Mbyte is needed*/
  238. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  239. /* BCSRx - Board Control and Status Registers */
  240. #define CFG_OR1_REMAP CFG_OR0_REMAP
  241. #define CFG_OR1_PRELIM 0xffff8110 /* 64Kbyte address space */
  242. #define CFG_BR1_PRELIM ((BCSR_ADDR) | BR_V )
  243. /*
  244. * Memory Periodic Timer Prescaler
  245. */
  246. /* periodic timer for refresh */
  247. #define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
  248. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  249. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  250. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  251. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  252. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  253. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  254. /*
  255. * MAMR settings for SDRAM
  256. */
  257. /* 8 column SDRAM */
  258. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  259. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  260. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  261. /* 9 column SDRAM */
  262. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  263. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  264. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  265. #define CFG_MAMR 0x13a01114
  266. /*
  267. * Internal Definitions
  268. *
  269. * Boot Flags
  270. */
  271. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  272. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  273. /* values according to the manual */
  274. #define BCSR0 ((uint) (BCSR_ADDR + 00))
  275. #define BCSR1 ((uint) (BCSR_ADDR + 0x04))
  276. #define BCSR2 ((uint) (BCSR_ADDR + 0x08))
  277. #define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
  278. #define BCSR4 ((uint) (BCSR_ADDR + 0x10))
  279. /* FADS bitvalues by Helmut Buchsbaum
  280. * see MPC8xxADS User's Manual for a proper description
  281. * of the following structures
  282. */
  283. #define BCSR0_ERB ((uint)0x80000000)
  284. #define BCSR0_IP ((uint)0x40000000)
  285. #define BCSR0_BDIS ((uint)0x10000000)
  286. #define BCSR0_BPS_MASK ((uint)0x0C000000)
  287. #define BCSR0_ISB_MASK ((uint)0x01800000)
  288. #define BCSR0_DBGC_MASK ((uint)0x00600000)
  289. #define BCSR0_DBPC_MASK ((uint)0x00180000)
  290. #define BCSR0_EBDF_MASK ((uint)0x00060000)
  291. #define BCSR1_FLASH_EN ((uint)0x80000000)
  292. #define BCSR1_DRAM_EN ((uint)0x40000000)
  293. #define BCSR1_ETHEN ((uint)0x20000000)
  294. #define BCSR1_IRDEN ((uint)0x10000000)
  295. #define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
  296. #define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
  297. #define BCSR1_BCSR_EN ((uint)0x02000000)
  298. #define BCSR1_RS232EN_1 ((uint)0x01000000)
  299. #define BCSR1_PCCEN ((uint)0x00800000)
  300. #define BCSR1_PCCVCC0 ((uint)0x00400000)
  301. #define BCSR1_PCCVPP_MASK ((uint)0x00300000)
  302. #define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
  303. #define BCSR1_RS232EN_2 ((uint)0x00040000)
  304. #define BCSR1_SDRAM_EN ((uint)0x00020000)
  305. #define BCSR1_PCCVCC1 ((uint)0x00010000)
  306. #define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
  307. #define BCSR2_FLASH_PD_SHIFT 28
  308. #define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
  309. #define BCSR2_DRAM_PD_SHIFT 23
  310. #define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
  311. #define BCSR2_DBREVNR_MASK ((uint)0x00030000)
  312. #define BCSR3_DBID_MASK ((ushort)0x3800)
  313. #define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
  314. #define BCSR3_BREVNR0 ((ushort)0x0080)
  315. #define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
  316. #define BCSR3_BREVN1 ((ushort)0x0008)
  317. #define BCSR3_BREVN2_MASK ((ushort)0x0003)
  318. #define BCSR4_ETHLOOP ((uint)0x80000000)
  319. #define BCSR4_TFPLDL ((uint)0x40000000)
  320. #define BCSR4_TPSQEL ((uint)0x20000000)
  321. #define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
  322. #ifdef CONFIG_MPC823
  323. #define BCSR4_USB_EN ((uint)0x08000000)
  324. #endif /* CONFIG_MPC823 */
  325. #ifdef CONFIG_MPC860SAR
  326. #define BCSR4_UTOPIA_EN ((uint)0x08000000)
  327. #endif /* CONFIG_MPC860SAR */
  328. #ifdef CONFIG_MPC860T
  329. #define BCSR4_FETH_EN ((uint)0x08000000)
  330. #endif /* CONFIG_MPC860T */
  331. #ifdef CONFIG_MPC823
  332. #define BCSR4_USB_SPEED ((uint)0x04000000)
  333. #endif /* CONFIG_MPC823 */
  334. #ifdef CONFIG_MPC860T
  335. #define BCSR4_FETHCFG0 ((uint)0x04000000)
  336. #endif /* CONFIG_MPC860T */
  337. #ifdef CONFIG_MPC823
  338. #define BCSR4_VCCO ((uint)0x02000000)
  339. #endif /* CONFIG_MPC823 */
  340. #ifdef CONFIG_MPC860T
  341. #define BCSR4_FETHFDE ((uint)0x02000000)
  342. #endif /* CONFIG_MPC860T */
  343. #ifdef CONFIG_MPC823
  344. #define BCSR4_VIDEO_ON ((uint)0x00800000)
  345. #endif /* CONFIG_MPC823 */
  346. #ifdef CONFIG_MPC823
  347. #define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
  348. #endif /* CONFIG_MPC823 */
  349. #ifdef CONFIG_MPC860T
  350. #define BCSR4_FETHCFG1 ((uint)0x00400000)
  351. #endif /* CONFIG_MPC860T */
  352. #ifdef CONFIG_MPC823
  353. #define BCSR4_VIDEO_RST ((uint)0x00200000)
  354. #endif /* CONFIG_MPC823 */
  355. #ifdef CONFIG_MPC860T
  356. #define BCSR4_FETHRST ((uint)0x00200000)
  357. #endif /* CONFIG_MPC860T */
  358. #ifdef CONFIG_MPC823
  359. #define BCSR4_MODEM_EN ((uint)0x00100000)
  360. #endif /* CONFIG_MPC823 */
  361. #ifdef CONFIG_MPC823
  362. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  363. #endif /* CONFIG_MPC823 */
  364. #ifdef CONFIG_MPC850
  365. #define BCSR4_DATA_VOICE ((uint)0x00080000)
  366. #endif /* CONFIG_MPC850 */
  367. #define CONFIG_DRAM_50MHZ 1
  368. #define CONFIG_SDRAM_50MHZ
  369. /* We don't use the 8259.
  370. */
  371. #define NR_8259_INTS 0
  372. /* Machine type
  373. */
  374. #define _MACH_8xx (_MACH_fads)
  375. /*
  376. * MPC8xx CPM Options
  377. */
  378. #define CONFIG_SCC_ENET 1
  379. #define CONFIG_SCC2_ENET 1
  380. #undef CONFIG_FEC_ENET
  381. #undef CONFIG_CPM_IIC
  382. #undef CONFIG_UCODE_PATCH
  383. #define CONFIG_DISK_SPINUP_TIME 1000000
  384. /* PCMCIA configuration */
  385. #define PCMCIA_MAX_SLOTS 1
  386. #ifdef CONFIG_MPC860
  387. #define PCMCIA_SLOT_A 1
  388. #endif
  389. #define CFG_DAUGHTERBOARD
  390. #endif /* __CONFIG_H */