sc520_cdp.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630
  1. /*
  2. *
  3. * (C) Copyright 2002
  4. * Daniel Engström, Omicron Ceti AB <daniel@omicron.se>.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/io.h>
  27. #include <asm/pci.h>
  28. #include <asm/ic/sc520.h>
  29. #include <asm/ic/ali512x.h>
  30. #include <spi.h>
  31. #undef SC520_CDP_DEBUG
  32. #ifdef SC520_CDP_DEBUG
  33. #define PRINTF(fmt,args...) printf (fmt ,##args)
  34. #else
  35. #define PRINTF(fmt,args...)
  36. #endif
  37. /* ------------------------------------------------------------------------- */
  38. /*
  39. * Theory:
  40. * We first set up all IRQs to be non-pci, edge triggered,
  41. * when we later enumerate the pci bus and pci_sc520_fixup_irq() gets
  42. * called we reallocate irqs to the pci bus with sc520_pci_set_irq()
  43. * as needed. Whe choose the irqs to gram from a configurable list
  44. * inside pci_sc520_fixup_irq() (If this list contains stupid irq's
  45. * such as 0 thngas will not work)
  46. */
  47. static void irq_init(void)
  48. {
  49. /* disable global interrupt mode */
  50. write_mmcr_byte(SC520_PICICR, 0x40);
  51. /* set all irqs to edge */
  52. write_mmcr_byte(SC520_MPICMODE, 0x00);
  53. write_mmcr_byte(SC520_SL1PICMODE, 0x00);
  54. write_mmcr_byte(SC520_SL2PICMODE, 0x00);
  55. /* active low polarity on PIC interrupt pins,
  56. * active high polarity on all other irq pins */
  57. write_mmcr_word(SC520_INTPINPOL, 0x0000);
  58. /* set irq number mapping */
  59. write_mmcr_byte(SC520_GPTMR0MAP, SC520_IRQ_DISABLED); /* disable GP timer 0 INT */
  60. write_mmcr_byte(SC520_GPTMR1MAP, SC520_IRQ_DISABLED); /* disable GP timer 1 INT */
  61. write_mmcr_byte(SC520_GPTMR2MAP, SC520_IRQ_DISABLED); /* disable GP timer 2 INT */
  62. write_mmcr_byte(SC520_PIT0MAP, SC520_IRQ0); /* Set PIT timer 0 INT to IRQ0 */
  63. write_mmcr_byte(SC520_PIT1MAP, SC520_IRQ_DISABLED); /* disable PIT timer 1 INT */
  64. write_mmcr_byte(SC520_PIT2MAP, SC520_IRQ_DISABLED); /* disable PIT timer 2 INT */
  65. write_mmcr_byte(SC520_PCIINTAMAP, SC520_IRQ_DISABLED); /* disable PCI INT A */
  66. write_mmcr_byte(SC520_PCIINTBMAP, SC520_IRQ_DISABLED); /* disable PCI INT B */
  67. write_mmcr_byte(SC520_PCIINTCMAP, SC520_IRQ_DISABLED); /* disable PCI INT C */
  68. write_mmcr_byte(SC520_PCIINTDMAP, SC520_IRQ_DISABLED); /* disable PCI INT D */
  69. write_mmcr_byte(SC520_DMABCINTMAP, SC520_IRQ_DISABLED); /* disable DMA INT */
  70. write_mmcr_byte(SC520_SSIMAP, SC520_IRQ_DISABLED); /* disable Synchronius serial INT */
  71. write_mmcr_byte(SC520_WDTMAP, SC520_IRQ_DISABLED); /* disable Watchdog INT */
  72. write_mmcr_byte(SC520_RTCMAP, SC520_IRQ8); /* Set RTC int to 8 */
  73. write_mmcr_byte(SC520_WPVMAP, SC520_IRQ_DISABLED); /* disable write protect INT */
  74. write_mmcr_byte(SC520_ICEMAP, SC520_IRQ1); /* Set ICE Debug Serielport INT to IRQ1 */
  75. write_mmcr_byte(SC520_FERRMAP,SC520_IRQ13); /* Set FP error INT to IRQ13 */
  76. if (CFG_USE_SIO_UART) {
  77. write_mmcr_byte(SC520_UART1MAP, SC520_IRQ_DISABLED); /* disable internal UART1 INT */
  78. write_mmcr_byte(SC520_UART2MAP, SC520_IRQ_DISABLED); /* disable internal UART2 INT */
  79. write_mmcr_byte(SC520_GP3IMAP, SC520_IRQ3); /* Set GPIRQ3 (ISA IRQ3) to IRQ3 */
  80. write_mmcr_byte(SC520_GP4IMAP, SC520_IRQ4); /* Set GPIRQ4 (ISA IRQ4) to IRQ4 */
  81. } else {
  82. write_mmcr_byte(SC520_UART1MAP, SC520_IRQ4); /* Set internal UART2 INT to IRQ4 */
  83. write_mmcr_byte(SC520_UART2MAP, SC520_IRQ3); /* Set internal UART2 INT to IRQ3 */
  84. write_mmcr_byte(SC520_GP3IMAP, SC520_IRQ_DISABLED); /* disable GPIRQ3 (ISA IRQ3) */
  85. write_mmcr_byte(SC520_GP4IMAP, SC520_IRQ_DISABLED); /* disable GPIRQ4 (ISA IRQ4) */
  86. }
  87. write_mmcr_byte(SC520_GP1IMAP, SC520_IRQ1); /* Set GPIRQ1 (SIO IRQ1) to IRQ1 */
  88. write_mmcr_byte(SC520_GP5IMAP, SC520_IRQ5); /* Set GPIRQ5 (ISA IRQ5) to IRQ5 */
  89. write_mmcr_byte(SC520_GP6IMAP, SC520_IRQ6); /* Set GPIRQ6 (ISA IRQ6) to IRQ6 */
  90. write_mmcr_byte(SC520_GP7IMAP, SC520_IRQ7); /* Set GPIRQ7 (ISA IRQ7) to IRQ7 */
  91. write_mmcr_byte(SC520_GP8IMAP, SC520_IRQ8); /* Set GPIRQ8 (SIO IRQ8) to IRQ8 */
  92. write_mmcr_byte(SC520_GP9IMAP, SC520_IRQ9); /* Set GPIRQ9 (ISA IRQ2) to IRQ9 */
  93. write_mmcr_byte(SC520_GP0IMAP, SC520_IRQ11); /* Set GPIRQ0 (ISA IRQ11) to IRQ10 */
  94. write_mmcr_byte(SC520_GP2IMAP, SC520_IRQ12); /* Set GPIRQ2 (ISA IRQ12) to IRQ12 */
  95. write_mmcr_byte(SC520_GP10IMAP,SC520_IRQ14); /* Set GPIRQ10 (ISA IRQ14) to IRQ14 */
  96. write_mmcr_word(SC520_PCIHOSTMAP, 0x11f); /* Map PCI hostbridge INT to NMI */
  97. write_mmcr_word(SC520_ECCMAP, 0x100); /* Map SDRAM ECC failure INT to NMI */
  98. }
  99. /* PCI stuff */
  100. static void pci_sc520_cdp_fixup_irq(struct pci_controller *hose, pci_dev_t dev)
  101. {
  102. /* a configurable lists of irqs to steal
  103. * when we need one (a board with more pci interrupt pins
  104. * would use a larger table */
  105. static int irq_list[] = {
  106. CFG_FIRST_PCI_IRQ,
  107. CFG_SECOND_PCI_IRQ,
  108. CFG_THIRD_PCI_IRQ,
  109. CFG_FORTH_PCI_IRQ
  110. };
  111. static int next_irq_index=0;
  112. char tmp_pin;
  113. int pin;
  114. pci_hose_read_config_byte(hose, dev, PCI_INTERRUPT_PIN, &tmp_pin);
  115. pin = tmp_pin;
  116. pin-=1; /* pci config space use 1-based numbering */
  117. if (-1 == pin) {
  118. return; /* device use no irq */
  119. }
  120. /* map device number + pin to a pin on the sc520 */
  121. switch (PCI_DEV(dev)) {
  122. case 20:
  123. pin+=SC520_PCI_INTA;
  124. break;
  125. case 19:
  126. pin+=SC520_PCI_INTB;
  127. break;
  128. case 18:
  129. pin+=SC520_PCI_INTC;
  130. break;
  131. case 17:
  132. pin+=SC520_PCI_INTD;
  133. break;
  134. default:
  135. return;
  136. }
  137. pin&=3; /* wrap around */
  138. if (sc520_pci_ints[pin] == -1) {
  139. /* re-route one interrupt for us */
  140. if (next_irq_index > 3) {
  141. return;
  142. }
  143. if (pci_sc520_set_irq(pin, irq_list[next_irq_index])) {
  144. return;
  145. }
  146. next_irq_index++;
  147. }
  148. if (-1 != sc520_pci_ints[pin]) {
  149. pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE,
  150. sc520_pci_ints[pin]);
  151. }
  152. PRINTF("fixup_irq: device %d pin %c irq %d\n",
  153. PCI_DEV(dev), 'A' + pin, sc520_pci_ints[pin]);
  154. }
  155. static struct pci_controller sc520_cdp_hose = {
  156. fixup_irq: pci_sc520_cdp_fixup_irq,
  157. };
  158. void pci_init_board(void)
  159. {
  160. pci_sc520_init(&sc520_cdp_hose);
  161. }
  162. static void silence_uart(int port)
  163. {
  164. outb(0, port+1);
  165. }
  166. void setup_ali_sio(int uart_primary)
  167. {
  168. ali512x_init();
  169. ali512x_set_fdc(ALI_ENABLED, 0x3f2, 6, 0);
  170. ali512x_set_pp(ALI_ENABLED, 0x278, 7, 3);
  171. ali512x_set_uart(ALI_ENABLED, ALI_UART1, uart_primary?0x3f8:0x3e8, 4);
  172. ali512x_set_uart(ALI_ENABLED, ALI_UART2, uart_primary?0x2f8:0x2e8, 3);
  173. ali512x_set_rtc(ALI_DISABLED, 0, 0);
  174. ali512x_set_kbc(ALI_ENABLED, 1, 12);
  175. ali512x_set_cio(ALI_ENABLED);
  176. /* IrDa pins */
  177. ali512x_cio_function(12, 1, 0, 0);
  178. ali512x_cio_function(13, 1, 0, 0);
  179. /* SSI chip select pins */
  180. ali512x_cio_function(14, 0, 0, 0); /* SSI_CS */
  181. ali512x_cio_function(15, 0, 0, 0); /* SSI_MV */
  182. ali512x_cio_function(16, 0, 0, 0); /* SSI_SPI# */
  183. /* Board REV pins */
  184. ali512x_cio_function(20, 0, 0, 1);
  185. ali512x_cio_function(21, 0, 0, 1);
  186. ali512x_cio_function(22, 0, 0, 1);
  187. ali512x_cio_function(23, 0, 0, 1);
  188. }
  189. /* set up the ISA bus timing and system address mappings */
  190. static void bus_init(void)
  191. {
  192. /* set up the GP IO pins */
  193. write_mmcr_word(SC520_PIOPFS31_16, 0xf7ff); /* set the GPIO pin function 31-16 reg */
  194. write_mmcr_word(SC520_PIOPFS15_0, 0xffff); /* set the GPIO pin function 15-0 reg */
  195. write_mmcr_byte(SC520_CSPFS, 0xf8); /* set the CS pin function reg */
  196. write_mmcr_byte(SC520_CLKSEL, 0x70);
  197. write_mmcr_byte(SC520_GPCSRT, 1); /* set the GP CS offset */
  198. write_mmcr_byte(SC520_GPCSPW, 3); /* set the GP CS pulse width */
  199. write_mmcr_byte(SC520_GPCSOFF, 1); /* set the GP CS offset */
  200. write_mmcr_byte(SC520_GPRDW, 3); /* set the RD pulse width */
  201. write_mmcr_byte(SC520_GPRDOFF, 1); /* set the GP RD offset */
  202. write_mmcr_byte(SC520_GPWRW, 3); /* set the GP WR pulse width */
  203. write_mmcr_byte(SC520_GPWROFF, 1); /* set the GP WR offset */
  204. write_mmcr_word(SC520_BOOTCSCTL, 0x1823); /* set up timing of BOOTCS */
  205. write_mmcr_word(SC520_ROMCS1CTL, 0x1823); /* set up timing of ROMCS1 */
  206. write_mmcr_word(SC520_ROMCS2CTL, 0x1823); /* set up timing of ROMCS2 */
  207. /* adjust the memory map:
  208. * by default the first 256MB (0x00000000 - 0x0fffffff) is mapped to SDRAM
  209. * and 256MB to 1G-128k (0x1000000 - 0x37ffffff) is mapped to PCI mmio
  210. * we need to map 1G-128k - 1G (0x38000000 - 0x3fffffff) to CS1 */
  211. /* SRAM = GPCS3 128k @ d0000-effff*/
  212. write_mmcr_long(SC520_PAR2, 0x4e00400d);
  213. /* IDE0 = GPCS6 1f0-1f7 */
  214. write_mmcr_long(SC520_PAR3, 0x380801f0);
  215. /* IDE1 = GPCS7 3f6 */
  216. write_mmcr_long(SC520_PAR4, 0x3c0003f6);
  217. /* bootcs */
  218. write_mmcr_long(SC520_PAR12, 0x8bffe800);
  219. /* romcs2 */
  220. write_mmcr_long(SC520_PAR13, 0xcbfff000);
  221. /* romcs1 */
  222. write_mmcr_long(SC520_PAR14, 0xabfff800);
  223. /* 680 LEDS */
  224. write_mmcr_long(SC520_PAR15, 0x30000640);
  225. write_mmcr_byte(SC520_ADDDECCTL, 0);
  226. asm ("wbinvd\n"); /* Flush cache, req. after setting the unchached attribute ona PAR */
  227. if (CFG_USE_SIO_UART) {
  228. write_mmcr_byte(SC520_ADDDECCTL, read_mmcr_byte(SC520_ADDDECCTL) | UART2_DIS|UART1_DIS);
  229. setup_ali_sio(1);
  230. } else {
  231. write_mmcr_byte(SC520_ADDDECCTL, read_mmcr_byte(SC520_ADDDECCTL) & ~(UART2_DIS|UART1_DIS));
  232. setup_ali_sio(0);
  233. silence_uart(0x3e8);
  234. silence_uart(0x2e8);
  235. }
  236. }
  237. /* GPCS usage
  238. * GPCS0 PIO27 (NMI)
  239. * GPCS1 ROMCS1
  240. * GPCS2 ROMCS2
  241. * GPCS3 SRAMCS PAR2
  242. * GPCS4 unused PAR3
  243. * GPCS5 unused PAR4
  244. * GPCS6 IDE
  245. * GPCS7 IDE
  246. */
  247. /* par usage:
  248. * PAR0 legacy_video
  249. * PAR1 PCI ROM mapping
  250. * PAR2 SRAM
  251. * PAR3 IDE
  252. * PAR4 IDE
  253. * PAR5 legacy_video
  254. * PAR6 legacy_video
  255. * PAR7 legacy_video
  256. * PAR8 legacy_video
  257. * PAR9 legacy_video
  258. * PAR10 legacy_video
  259. * PAR11 ISAROM
  260. * PAR12 BOOTCS
  261. * PAR13 ROMCS1
  262. * PAR14 ROMCS2
  263. * PAR15 Port 0x680 LED display
  264. */
  265. /*
  266. * This function should map a chunk of size bytes
  267. * of the system address space to the ISA bus
  268. *
  269. * The function will return the memory address
  270. * as seen by the host (which may very will be the
  271. * same as the bus address)
  272. */
  273. u32 isa_map_rom(u32 bus_addr, int size)
  274. {
  275. u32 par;
  276. PRINTF("isa_map_rom asked to map %d bytes at %x\n",
  277. size, bus_addr);
  278. par = size;
  279. if (par < 0x80000) {
  280. par = 0x80000;
  281. }
  282. par >>= 12;
  283. par--;
  284. par&=0x7f;
  285. par <<= 18;
  286. par |= (bus_addr>>12);
  287. par |= 0x50000000;
  288. PRINTF ("setting PAR11 to %x\n", par);
  289. /* Map rom 0x10000 with PAR1 */
  290. write_mmcr_long(SC520_PAR11, par);
  291. return bus_addr;
  292. }
  293. /*
  294. * this function removed any mapping created
  295. * with pci_get_rom_window()
  296. */
  297. void isa_unmap_rom(u32 addr)
  298. {
  299. PRINTF("isa_unmap_rom asked to unmap %x", addr);
  300. if ((addr>>12) == (read_mmcr_long(SC520_PAR11)&0x3ffff)) {
  301. write_mmcr_long(SC520_PAR11, 0);
  302. PRINTF(" done\n");
  303. return;
  304. }
  305. PRINTF(" not ours\n");
  306. }
  307. #ifdef CONFIG_PCI
  308. #define PCI_ROM_TEMP_SPACE 0x10000
  309. /*
  310. * This function should map a chunk of size bytes
  311. * of the system address space to the PCI bus,
  312. * suitable to map PCI ROMS (bus address < 16M)
  313. * the function will return the host memory address
  314. * which should be converted into a bus address
  315. * before used to configure the PCI rom address
  316. * decoder
  317. */
  318. u32 pci_get_rom_window(struct pci_controller *hose, int size)
  319. {
  320. u32 par;
  321. par = size;
  322. if (par < 0x80000) {
  323. par = 0x80000;
  324. }
  325. par >>= 16;
  326. par--;
  327. par&=0x7ff;
  328. par <<= 14;
  329. par |= (PCI_ROM_TEMP_SPACE>>16);
  330. par |= 0x72000000;
  331. PRINTF ("setting PAR1 to %x\n", par);
  332. /* Map rom 0x10000 with PAR1 */
  333. write_mmcr_long(SC520_PAR1, par);
  334. return PCI_ROM_TEMP_SPACE;
  335. }
  336. /*
  337. * this function removed any mapping created
  338. * with pci_get_rom_window()
  339. */
  340. void pci_remove_rom_window(struct pci_controller *hose, u32 addr)
  341. {
  342. PRINTF("pci_remove_rom_window: %x", addr);
  343. if (addr == PCI_ROM_TEMP_SPACE) {
  344. write_mmcr_long(SC520_PAR1, 0);
  345. PRINTF(" done\n");
  346. return;
  347. }
  348. PRINTF(" not ours\n");
  349. }
  350. /*
  351. * This function is called in order to provide acces to the
  352. * legacy video I/O ports on the PCI bus.
  353. * After this function accesses to I/O ports 0x3b0-0x3bb and
  354. * 0x3c0-0x3df shuld result in transactions on the PCI bus.
  355. *
  356. */
  357. int pci_enable_legacy_video_ports(struct pci_controller *hose)
  358. {
  359. /* Map video memory to 0xa0000*/
  360. write_mmcr_long(SC520_PAR0, 0x7200400a);
  361. /* forward all I/O accesses to PCI */
  362. write_mmcr_byte(SC520_ADDDECCTL,
  363. read_mmcr_byte(SC520_ADDDECCTL) | IO_HOLE_DEST_PCI);
  364. /* so we map away all io ports to pci (only way to access pci io
  365. * below 0x400. But then we have to map back the portions that we dont
  366. * use so that the generate cycles on the GPIO bus where the sio and
  367. * ISA slots are connected, this requre the use of several PAR registers
  368. */
  369. /* bring 0x100 - 0x1ef back to ISA using PAR5 */
  370. write_mmcr_long(SC520_PAR5, 0x30ef0100);
  371. /* IDE use 1f0-1f7 */
  372. /* bring 0x1f8 - 0x2f7 back to ISA using PAR6 */
  373. write_mmcr_long(SC520_PAR6, 0x30ff01f8);
  374. /* com2 use 2f8-2ff */
  375. /* bring 0x300 - 0x3af back to ISA using PAR7 */
  376. write_mmcr_long(SC520_PAR7, 0x30af0300);
  377. /* vga use 3b0-3bb */
  378. /* bring 0x3bc - 0x3bf back to ISA using PAR8 */
  379. write_mmcr_long(SC520_PAR8, 0x300303bc);
  380. /* vga use 3c0-3df */
  381. /* bring 0x3e0 - 0x3f5 back to ISA using PAR9 */
  382. write_mmcr_long(SC520_PAR9, 0x301503e0);
  383. /* ide use 3f6 */
  384. /* bring 0x3f7 back to ISA using PAR10 */
  385. write_mmcr_long(SC520_PAR10, 0x300003f7);
  386. /* com1 use 3f8-3ff */
  387. return 0;
  388. }
  389. #endif
  390. /*
  391. * Miscelaneous platform dependent initialisations
  392. */
  393. int board_init(void)
  394. {
  395. DECLARE_GLOBAL_DATA_PTR;
  396. init_sc520();
  397. bus_init();
  398. irq_init();
  399. /* max drive current on SDRAM */
  400. write_mmcr_word(SC520_DSCTL, 0x0100);
  401. /* enter debug mode after next reset (only if jumper is also set) */
  402. write_mmcr_byte(SC520_RESCFG, 0x08);
  403. /* configure the software timer to 33.333MHz */
  404. write_mmcr_byte(SC520_SWTMRCFG, 0);
  405. gd->bus_clk = 33333000;
  406. return 0;
  407. }
  408. int dram_init(void)
  409. {
  410. init_sc520_dram();
  411. return 0;
  412. }
  413. void show_boot_progress(int val)
  414. {
  415. outb(val&0xff, 0x80);
  416. outb((val&0xff00)>>8, 0x680);
  417. }
  418. int last_stage_init(void)
  419. {
  420. int minor;
  421. int major;
  422. major = minor = 0;
  423. major |= ali512x_cio_in(23)?2:0;
  424. major |= ali512x_cio_in(22)?1:0;
  425. minor |= ali512x_cio_in(21)?2:0;
  426. minor |= ali512x_cio_in(20)?1:0;
  427. printf("AMD SC520 CDP revision %d.%d\n", major, minor);
  428. return 0;
  429. }
  430. void ssi_chip_select(int dev)
  431. {
  432. /* Spunk board: SPI EEPROM is active-low, MW EEPROM and AUX are active high */
  433. switch (dev) {
  434. case 1: /* SPI EEPROM */
  435. ali512x_cio_out(16, 0);
  436. break;
  437. case 2: /* MW EEPROM */
  438. ali512x_cio_out(15, 1);
  439. break;
  440. case 3: /* AUX */
  441. ali512x_cio_out(14, 1);
  442. break;
  443. case 0:
  444. ali512x_cio_out(16, 1);
  445. ali512x_cio_out(15, 0);
  446. ali512x_cio_out(14, 0);
  447. break;
  448. default:
  449. printf("Illegal SSI device requested: %d\n", dev);
  450. }
  451. }
  452. void spi_eeprom_probe(int x)
  453. {
  454. }
  455. int spi_eeprom_read(int x, int offset, char *buffer, int len)
  456. {
  457. return 0;
  458. }
  459. int spi_eeprom_write(int x, int offset, char *buffer, int len)
  460. {
  461. return 0;
  462. }
  463. void spi_init_f(void)
  464. {
  465. #ifdef CONFIG_SC520_CDP_USE_SPI
  466. spi_eeprom_probe(1);
  467. #endif
  468. #ifdef CONFIG_SC520_CDP_USE_MW
  469. mw_eeprom_probe(2);
  470. #endif
  471. }
  472. ssize_t spi_read(uchar *addr, int alen, uchar *buffer, int len)
  473. {
  474. int offset;
  475. int i;
  476. ssize_t res;
  477. offset = 0;
  478. for (i=0;i<alen;i++) {
  479. offset <<= 8;
  480. offset |= addr[i];
  481. }
  482. #ifdef CONFIG_SC520_CDP_USE_SPI
  483. res = spi_eeprom_read(1, offset, buffer, len);
  484. #endif
  485. #ifdef CONFIG_SC520_CDP_USE_MW
  486. res = mw_eeprom_read(2, offset, buffer, len);
  487. #endif
  488. #if !defined(CONFIG_SC520_CDP_USE_SPI) && !defined(CONFIG_SC520_CDP_USE_MW)
  489. res = 0;
  490. #endif
  491. return res;
  492. }
  493. ssize_t spi_write(uchar *addr, int alen, uchar *buffer, int len)
  494. {
  495. int offset;
  496. int i;
  497. ssize_t res;
  498. offset = 0;
  499. for (i=0;i<alen;i++) {
  500. offset <<= 8;
  501. offset |= addr[i];
  502. }
  503. #ifdef CONFIG_SC520_CDP_USE_SPI
  504. res = spi_eeprom_write(1, offset, buffer, len);
  505. #endif
  506. #ifdef CONFIG_SC520_CDP_USE_MW
  507. res = mw_eeprom_write(2, offset, buffer, len);
  508. #endif
  509. #if !defined(CONFIG_SC520_CDP_USE_SPI) && !defined(CONFIG_SC520_CDP_USE_MW)
  510. res = 0;
  511. #endif
  512. return res;
  513. }