netstar.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. /*
  2. * (C) Copyright 2005 2N TELEKOMUNIKACE, Ladislav Michl
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <i2c.h>
  24. #include <flash.h>
  25. #include <nand.h>
  26. #include <asm/io.h>
  27. DECLARE_GLOBAL_DATA_PTR;
  28. int board_init(void)
  29. {
  30. /* arch number of NetStar board */
  31. gd->bd->bi_arch_number = MACH_TYPE_NETSTAR;
  32. /* adress of boot parameters */
  33. gd->bd->bi_boot_params = 0x10000100;
  34. return 0;
  35. }
  36. int dram_init(void)
  37. {
  38. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  39. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  40. /* Take the Ethernet controller out of reset and wait
  41. * for the EEPROM load to complete. */
  42. *((volatile unsigned short *) GPIO_DATA_OUTPUT_REG) |= 0x80;
  43. udelay(10); /* doesn't work before timer_init call */
  44. *((volatile unsigned short *) GPIO_DATA_OUTPUT_REG) &= ~0x80;
  45. udelay(500);
  46. return 0;
  47. }
  48. int misc_init_r(void)
  49. {
  50. #if defined(CONFIG_RTC_DS1307)
  51. /* enable trickle charge */
  52. i2c_reg_write(CONFIG_SYS_I2C_RTC_ADDR, 0x10, 0xaa);
  53. #endif
  54. return 0;
  55. }
  56. int board_late_init(void)
  57. {
  58. return 0;
  59. }
  60. #if defined(CONFIG_CMD_FLASH)
  61. ulong board_flash_get_legacy(ulong base, int banknum, flash_info_t * info)
  62. {
  63. if (banknum == 0) { /* AM29LV800 boot flash */
  64. info->portwidth = FLASH_CFI_16BIT;
  65. info->chipwidth = FLASH_CFI_BY16;
  66. info->interface = FLASH_CFI_X16;
  67. return 1;
  68. }
  69. return 0;
  70. }
  71. #endif
  72. #if defined(CONFIG_CMD_NAND)
  73. /*
  74. * hardware specific access to control-lines
  75. *
  76. * NAND_NCE: bit 0 - don't care
  77. * NAND_CLE: bit 1 -> bit 1 (0x0002)
  78. * NAND_ALE: bit 2 -> bit 2 (0x0004)
  79. */
  80. static void netstar_nand_hwcontrol(struct mtd_info *mtd, int cmd,
  81. unsigned int ctrl)
  82. {
  83. struct nand_chip *chip = mtd->priv;
  84. unsigned long mask;
  85. if (cmd == NAND_CMD_NONE)
  86. return;
  87. mask = (ctrl & NAND_CLE) ? 0x02 : 0;
  88. if (ctrl & NAND_ALE)
  89. mask |= 0x04;
  90. writeb(cmd, (unsigned long)chip->IO_ADDR_W | mask);
  91. }
  92. int board_nand_init(struct nand_chip *nand)
  93. {
  94. nand->options = NAND_SAMSUNG_LP_OPTIONS;
  95. nand->ecc.mode = NAND_ECC_SOFT;
  96. nand->cmd_ctrl = netstar_nand_hwcontrol;
  97. nand->chip_delay = 400;
  98. return 0;
  99. }
  100. #endif