warmboot_avp.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081
  1. /*
  2. * (C) Copyright 2010, 2011
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef _WARMBOOT_AVP_H_
  24. #define _WARMBOOT_AVP_H_
  25. #define TEGRA_DEV_L 0
  26. #define TEGRA_DEV_H 1
  27. #define TEGRA_DEV_U 2
  28. #define SIMPLE_PLLX (CLOCK_ID_XCPU - CLOCK_ID_FIRST_SIMPLE)
  29. #define SIMPLE_PLLE (CLOCK_ID_EPCI - CLOCK_ID_FIRST_SIMPLE)
  30. #define TIMER_USEC_CNTR (NV_PA_TMRUS_BASE + 0)
  31. #define TIMER_USEC_CFG (NV_PA_TMRUS_BASE + 4)
  32. #define USEC_CFG_DIVISOR_MASK 0xffff
  33. #define CONFIG_CTL_TBE (1 << 7)
  34. #define CONFIG_CTL_JTAG (1 << 6)
  35. #define CPU_RST (1 << 0)
  36. #define CLK_ENB_CPU (1 << 0)
  37. #define SWR_TRIG_SYS_RST (1 << 2)
  38. #define SWR_CSITE_RST (1 << 9)
  39. #define PWRGATE_STATUS_CPU (1 << 0)
  40. #define PWRGATE_TOGGLE_PARTID_CPU (0 << 0)
  41. #define PWRGATE_TOGGLE_START (1 << 8)
  42. #define CPU_CMPLX_CPU_BRIDGE_CLKDIV_4 (3 << 0)
  43. #define CPU_CMPLX_CPU0_CLK_STP_STOP (1 << 8)
  44. #define CPU_CMPLX_CPU0_CLK_STP_RUN (0 << 8)
  45. #define CPU_CMPLX_CPU1_CLK_STP_STOP (1 << 9)
  46. #define CPU_CMPLX_CPU1_CLK_STP_RUN (0 << 9)
  47. #define CPU_CMPLX_CPURESET0 (1 << 0)
  48. #define CPU_CMPLX_CPURESET1 (1 << 1)
  49. #define CPU_CMPLX_DERESET0 (1 << 4)
  50. #define CPU_CMPLX_DERESET1 (1 << 5)
  51. #define CPU_CMPLX_DBGRESET0 (1 << 12)
  52. #define CPU_CMPLX_DBGRESET1 (1 << 13)
  53. #define PLLM_OUT1_RSTN_RESET_DISABLE (1 << 0)
  54. #define PLLM_OUT1_CLKEN_ENABLE (1 << 1)
  55. #define PLLM_OUT1_RATIO_VAL_8 (8 << 8)
  56. #define SCLK_SYS_STATE_IDLE (1 << 28)
  57. #define SCLK_SWAKE_FIQ_SRC_PLLM_OUT1 (7 << 12)
  58. #define SCLK_SWAKE_IRQ_SRC_PLLM_OUT1 (7 << 8)
  59. #define SCLK_SWAKE_RUN_SRC_PLLM_OUT1 (7 << 4)
  60. #define SCLK_SWAKE_IDLE_SRC_PLLM_OUT1 (7 << 0)
  61. #define EVENT_ZERO_VAL_20 (20 << 0)
  62. #define EVENT_MSEC (1 << 24)
  63. #define EVENT_JTAG (1 << 28)
  64. #define EVENT_MODE_STOP (2 << 29)
  65. #define CCLK_PLLP_BURST_POLICY 0x20004444
  66. #endif