start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /*
  2. * armboot - Startup Code for XScale CPU-core
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
  8. * Copyright (C) 2001 Marius Groger <mag@sysgo.de>
  9. * Copyright (C) 2002 Alex Zupke <azu@sysgo.de>
  10. * Copyright (C) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
  12. * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
  13. * Copyright (C) 2003 Kshitij <kshitij@ti.com>
  14. * Copyright (C) 2003 Richard Woodruff <r-woodruff2@ti.com>
  15. * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
  16. * Copyright (C) 2004 Texas Instruments <r-woodruff2@ti.com>
  17. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  18. *
  19. * See file CREDITS for list of people who contributed to this
  20. * project.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License as
  24. * published by the Free Software Foundation; either version 2 of
  25. * the License, or (at your option) any later version.
  26. *
  27. * This program is distributed in the hope that it will be useful,
  28. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  29. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  30. * GNU General Public License for more details.
  31. *
  32. * You should have received a copy of the GNU General Public License
  33. * along with this program; if not, write to the Free Software
  34. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  35. * MA 02111-1307 USA
  36. */
  37. #include <asm-offsets.h>
  38. #include <config.h>
  39. #include <version.h>
  40. #ifdef CONFIG_CPU_PXA25X
  41. #if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800)
  42. #error "Init SP address must be set to 0xfffff800 for PXA250"
  43. #endif
  44. #endif
  45. .globl _start
  46. _start: b reset
  47. #ifdef CONFIG_SPL_BUILD
  48. ldr pc, _hang
  49. ldr pc, _hang
  50. ldr pc, _hang
  51. ldr pc, _hang
  52. ldr pc, _hang
  53. ldr pc, _hang
  54. ldr pc, _hang
  55. _hang:
  56. .word do_hang
  57. .word 0x12345678
  58. .word 0x12345678
  59. .word 0x12345678
  60. .word 0x12345678
  61. .word 0x12345678
  62. .word 0x12345678
  63. .word 0x12345678 /* now 16*4=64 */
  64. #else
  65. ldr pc, _undefined_instruction
  66. ldr pc, _software_interrupt
  67. ldr pc, _prefetch_abort
  68. ldr pc, _data_abort
  69. ldr pc, _not_used
  70. ldr pc, _irq
  71. ldr pc, _fiq
  72. _undefined_instruction: .word undefined_instruction
  73. _software_interrupt: .word software_interrupt
  74. _prefetch_abort: .word prefetch_abort
  75. _data_abort: .word data_abort
  76. _not_used: .word not_used
  77. _irq: .word irq
  78. _fiq: .word fiq
  79. _pad: .word 0x12345678 /* now 16*4=64 */
  80. #endif /* CONFIG_SPL_BUILD */
  81. .global _end_vect
  82. _end_vect:
  83. .balignl 16,0xdeadbeef
  84. /*
  85. *************************************************************************
  86. *
  87. * Startup Code (reset vector)
  88. *
  89. * do important init only if we don't start from memory!
  90. * setup Memory and board specific bits prior to relocation.
  91. * relocate armboot to ram
  92. * setup stack
  93. *
  94. *************************************************************************
  95. */
  96. .globl _TEXT_BASE
  97. _TEXT_BASE:
  98. #ifdef CONFIG_SPL_BUILD
  99. .word CONFIG_SPL_TEXT_BASE
  100. #else
  101. .word CONFIG_SYS_TEXT_BASE
  102. #endif
  103. /*
  104. * These are defined in the board-specific linker script.
  105. * Subtracting _start from them lets the linker put their
  106. * relative position in the executable instead of leaving
  107. * them null.
  108. */
  109. .globl _bss_start_ofs
  110. _bss_start_ofs:
  111. .word __bss_start - _start
  112. .globl _bss_end_ofs
  113. _bss_end_ofs:
  114. .word __bss_end__ - _start
  115. .globl _end_ofs
  116. _end_ofs:
  117. .word _end - _start
  118. #ifdef CONFIG_USE_IRQ
  119. /* IRQ stack memory (calculated at run-time) */
  120. .globl IRQ_STACK_START
  121. IRQ_STACK_START:
  122. .word 0x0badc0de
  123. /* IRQ stack memory (calculated at run-time) */
  124. .globl FIQ_STACK_START
  125. FIQ_STACK_START:
  126. .word 0x0badc0de
  127. #endif
  128. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  129. .globl IRQ_STACK_START_IN
  130. IRQ_STACK_START_IN:
  131. .word 0x0badc0de
  132. /*
  133. * the actual reset code
  134. */
  135. reset:
  136. /*
  137. * set the cpu to SVC32 mode
  138. */
  139. mrs r0,cpsr
  140. bic r0,r0,#0x1f
  141. orr r0,r0,#0xd3
  142. msr cpsr,r0
  143. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  144. bl cpu_init_crit
  145. #endif
  146. #ifdef CONFIG_CPU_PXA25X
  147. bl lock_cache_for_stack
  148. #endif
  149. bl _main
  150. /*------------------------------------------------------------------------------*/
  151. #ifndef CONFIG_SPL_BUILD
  152. /*
  153. * void relocate_code (addr_sp, gd, addr_moni)
  154. *
  155. * This "function" does not return, instead it continues in RAM
  156. * after relocating the monitor code.
  157. *
  158. */
  159. .globl relocate_code
  160. relocate_code:
  161. mov r4, r0 /* save addr_sp */
  162. mov r5, r1 /* save addr of gd */
  163. mov r6, r2 /* save addr of destination */
  164. /* Disable the Dcache RAM lock for stack now */
  165. #ifdef CONFIG_CPU_PXA25X
  166. mov r12, lr
  167. bl cpu_init_crit
  168. mov lr, r12
  169. #endif
  170. adr r0, _start
  171. cmp r0, r6
  172. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  173. beq relocate_done /* skip relocation */
  174. mov r1, r6 /* r1 <- scratch for copy_loop */
  175. ldr r3, _bss_start_ofs
  176. add r2, r0, r3 /* r2 <- source end address */
  177. copy_loop:
  178. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  179. stmia r1!, {r9-r10} /* copy to target address [r1] */
  180. cmp r0, r2 /* until source end address [r2] */
  181. blo copy_loop
  182. #ifndef CONFIG_SPL_BUILD
  183. /*
  184. * fix .rel.dyn relocations
  185. */
  186. ldr r0, _TEXT_BASE /* r0 <- Text base */
  187. sub r9, r6, r0 /* r9 <- relocation offset */
  188. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  189. add r10, r10, r0 /* r10 <- sym table in FLASH */
  190. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  191. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  192. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  193. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  194. fixloop:
  195. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  196. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  197. ldr r1, [r2, #4]
  198. and r7, r1, #0xff
  199. cmp r7, #23 /* relative fixup? */
  200. beq fixrel
  201. cmp r7, #2 /* absolute fixup? */
  202. beq fixabs
  203. /* ignore unknown type of fixup */
  204. b fixnext
  205. fixabs:
  206. /* absolute fix: set location to (offset) symbol value */
  207. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  208. add r1, r10, r1 /* r1 <- address of symbol in table */
  209. ldr r1, [r1, #4] /* r1 <- symbol value */
  210. add r1, r1, r9 /* r1 <- relocated sym addr */
  211. b fixnext
  212. fixrel:
  213. /* relative fix: increase location by offset */
  214. ldr r1, [r0]
  215. add r1, r1, r9
  216. fixnext:
  217. str r1, [r0]
  218. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  219. cmp r2, r3
  220. blo fixloop
  221. #endif
  222. relocate_done:
  223. bx lr
  224. _rel_dyn_start_ofs:
  225. .word __rel_dyn_start - _start
  226. _rel_dyn_end_ofs:
  227. .word __rel_dyn_end - _start
  228. _dynsym_start_ofs:
  229. .word __dynsym_start - _start
  230. #endif
  231. .globl c_runtime_cpu_setup
  232. c_runtime_cpu_setup:
  233. bx lr
  234. /*
  235. *************************************************************************
  236. *
  237. * CPU_init_critical registers
  238. *
  239. * setup important registers
  240. * setup memory timing
  241. *
  242. *************************************************************************
  243. */
  244. #if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X)
  245. cpu_init_crit:
  246. /*
  247. * flush v4 I/D caches
  248. */
  249. mov r0, #0
  250. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  251. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  252. /*
  253. * disable MMU stuff and caches
  254. */
  255. mrc p15, 0, r0, c1, c0, 0
  256. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  257. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  258. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  259. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  260. mcr p15, 0, r0, c1, c0, 0
  261. mov pc, lr /* back to my caller */
  262. #endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */
  263. #ifndef CONFIG_SPL_BUILD
  264. /*
  265. *************************************************************************
  266. *
  267. * Interrupt handling
  268. *
  269. *************************************************************************
  270. */
  271. @
  272. @ IRQ stack frame.
  273. @
  274. #define S_FRAME_SIZE 72
  275. #define S_OLD_R0 68
  276. #define S_PSR 64
  277. #define S_PC 60
  278. #define S_LR 56
  279. #define S_SP 52
  280. #define S_IP 48
  281. #define S_FP 44
  282. #define S_R10 40
  283. #define S_R9 36
  284. #define S_R8 32
  285. #define S_R7 28
  286. #define S_R6 24
  287. #define S_R5 20
  288. #define S_R4 16
  289. #define S_R3 12
  290. #define S_R2 8
  291. #define S_R1 4
  292. #define S_R0 0
  293. #define MODE_SVC 0x13
  294. #define I_BIT 0x80
  295. /*
  296. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  297. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  298. */
  299. .macro bad_save_user_regs
  300. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  301. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  302. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  303. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  304. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  305. add r5, sp, #S_SP
  306. mov r1, lr
  307. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  308. mov r0, sp @ save current stack into r0 (param register)
  309. .endm
  310. .macro irq_save_user_regs
  311. sub sp, sp, #S_FRAME_SIZE
  312. stmia sp, {r0 - r12} @ Calling r0-r12
  313. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  314. stmdb r8, {sp, lr}^ @ Calling SP, LR
  315. str lr, [r8, #0] @ Save calling PC
  316. mrs r6, spsr
  317. str r6, [r8, #4] @ Save CPSR
  318. str r0, [r8, #8] @ Save OLD_R0
  319. mov r0, sp
  320. .endm
  321. .macro irq_restore_user_regs
  322. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  323. mov r0, r0
  324. ldr lr, [sp, #S_PC] @ Get PC
  325. add sp, sp, #S_FRAME_SIZE
  326. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  327. .endm
  328. .macro get_bad_stack
  329. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  330. str lr, [r13] @ save caller lr in position 0 of saved stack
  331. mrs lr, spsr @ get the spsr
  332. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  333. mov r13, #MODE_SVC @ prepare SVC-Mode
  334. @ msr spsr_c, r13
  335. msr spsr, r13 @ switch modes, make sure moves will execute
  336. mov lr, pc @ capture return pc
  337. movs pc, lr @ jump to next instruction & switch modes.
  338. .endm
  339. .macro get_bad_stack_swi
  340. sub r13, r13, #4 @ space on current stack for scratch reg.
  341. str r0, [r13] @ save R0's value.
  342. ldr r0, IRQ_STACK_START_IN @ get data regions start
  343. str lr, [r0] @ save caller lr in position 0 of saved stack
  344. mrs r0, spsr @ get the spsr
  345. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  346. ldr r0, [r13] @ restore r0
  347. add r13, r13, #4 @ pop stack entry
  348. .endm
  349. .macro get_irq_stack @ setup IRQ stack
  350. ldr sp, IRQ_STACK_START
  351. .endm
  352. .macro get_fiq_stack @ setup FIQ stack
  353. ldr sp, FIQ_STACK_START
  354. .endm
  355. #endif /* CONFIG_SPL_BUILD */
  356. /*
  357. * exception handlers
  358. */
  359. #ifdef CONFIG_SPL_BUILD
  360. .align 5
  361. do_hang:
  362. ldr sp, _TEXT_BASE /* use 32 words about stack */
  363. bl hang /* hang and never return */
  364. #else /* !CONFIG_SPL_BUILD */
  365. .align 5
  366. undefined_instruction:
  367. get_bad_stack
  368. bad_save_user_regs
  369. bl do_undefined_instruction
  370. .align 5
  371. software_interrupt:
  372. get_bad_stack_swi
  373. bad_save_user_regs
  374. bl do_software_interrupt
  375. .align 5
  376. prefetch_abort:
  377. get_bad_stack
  378. bad_save_user_regs
  379. bl do_prefetch_abort
  380. .align 5
  381. data_abort:
  382. get_bad_stack
  383. bad_save_user_regs
  384. bl do_data_abort
  385. .align 5
  386. not_used:
  387. get_bad_stack
  388. bad_save_user_regs
  389. bl do_not_used
  390. #ifdef CONFIG_USE_IRQ
  391. .align 5
  392. irq:
  393. get_irq_stack
  394. irq_save_user_regs
  395. bl do_irq
  396. irq_restore_user_regs
  397. .align 5
  398. fiq:
  399. get_fiq_stack
  400. /* someone ought to write a more effiction fiq_save_user_regs */
  401. irq_save_user_regs
  402. bl do_fiq
  403. irq_restore_user_regs
  404. #else
  405. .align 5
  406. irq:
  407. get_bad_stack
  408. bad_save_user_regs
  409. bl do_irq
  410. .align 5
  411. fiq:
  412. get_bad_stack
  413. bad_save_user_regs
  414. bl do_fiq
  415. #endif
  416. .align 5
  417. #endif /* CONFIG_SPL_BUILD */
  418. /*
  419. * Enable MMU to use DCache as DRAM.
  420. *
  421. * This is useful on PXA25x and PXA26x in early bootstages, where there is no
  422. * other possible memory available to hold stack.
  423. */
  424. #ifdef CONFIG_CPU_PXA25X
  425. .macro CPWAIT reg
  426. mrc p15, 0, \reg, c2, c0, 0
  427. mov \reg, \reg
  428. sub pc, pc, #4
  429. .endm
  430. lock_cache_for_stack:
  431. /* Domain access -- enable for all CPs */
  432. ldr r0, =0x0000ffff
  433. mcr p15, 0, r0, c3, c0, 0
  434. /* Point TTBR to MMU table */
  435. ldr r0, =mmutable
  436. mcr p15, 0, r0, c2, c0, 0
  437. /* Kick in MMU, ICache, DCache, BTB */
  438. mrc p15, 0, r0, c1, c0, 0
  439. bic r0, #0x1b00
  440. bic r0, #0x0087
  441. orr r0, #0x1800
  442. orr r0, #0x0005
  443. mcr p15, 0, r0, c1, c0, 0
  444. CPWAIT r0
  445. /* Unlock Icache, Dcache */
  446. mcr p15, 0, r0, c9, c1, 1
  447. mcr p15, 0, r0, c9, c2, 1
  448. /* Flush Icache, Dcache, BTB */
  449. mcr p15, 0, r0, c7, c7, 0
  450. /* Unlock I-TLB, D-TLB */
  451. mcr p15, 0, r0, c10, c4, 1
  452. mcr p15, 0, r0, c10, c8, 1
  453. /* Flush TLB */
  454. mcr p15, 0, r0, c8, c7, 0
  455. /* Allocate 4096 bytes of Dcache as RAM */
  456. /* Drain pending loads and stores */
  457. mcr p15, 0, r0, c7, c10, 4
  458. mov r4, #0x00
  459. mov r5, #0x00
  460. mov r2, #0x01
  461. mcr p15, 0, r0, c9, c2, 0
  462. CPWAIT r0
  463. /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
  464. mov r0, #128
  465. ldr r1, =0xfffff000
  466. alloc:
  467. mcr p15, 0, r1, c7, c2, 5
  468. /* Drain pending loads and stores */
  469. mcr p15, 0, r0, c7, c10, 4
  470. strd r4, [r1], #8
  471. strd r4, [r1], #8
  472. strd r4, [r1], #8
  473. strd r4, [r1], #8
  474. subs r0, #0x01
  475. bne alloc
  476. /* Drain pending loads and stores */
  477. mcr p15, 0, r0, c7, c10, 4
  478. mov r2, #0x00
  479. mcr p15, 0, r2, c9, c2, 0
  480. CPWAIT r0
  481. mov pc, lr
  482. .section .mmutable, "a"
  483. mmutable:
  484. .align 14
  485. /* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */
  486. .set __base, 0
  487. .rept 0xfff
  488. .word (__base << 20) | 0xc12
  489. .set __base, __base + 1
  490. .endr
  491. /* 0xfff00000 : 1:1, cached mapping */
  492. .word (0xfff << 20) | 0x1c1e
  493. #endif /* CONFIG_CPU_PXA25X */