start.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * armboot - Startup Code for ARM925 CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1510 from ARM920 code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <asm-offsets.h>
  33. #include <config.h>
  34. #include <version.h>
  35. /*
  36. *************************************************************************
  37. *
  38. * Jump vector table as in table 3.1 in [1]
  39. *
  40. *************************************************************************
  41. */
  42. .globl _start
  43. _start: b reset
  44. ldr pc, _undefined_instruction
  45. ldr pc, _software_interrupt
  46. ldr pc, _prefetch_abort
  47. ldr pc, _data_abort
  48. ldr pc, _not_used
  49. ldr pc, _irq
  50. ldr pc, _fiq
  51. _undefined_instruction: .word undefined_instruction
  52. _software_interrupt: .word software_interrupt
  53. _prefetch_abort: .word prefetch_abort
  54. _data_abort: .word data_abort
  55. _not_used: .word not_used
  56. _irq: .word irq
  57. _fiq: .word fiq
  58. .balignl 16,0xdeadbeef
  59. /*
  60. *************************************************************************
  61. *
  62. * Startup Code (reset vector)
  63. *
  64. * do important init only if we don't start from memory!
  65. * setup Memory and board specific bits prior to relocation.
  66. * relocate armboot to ram
  67. * setup stack
  68. *
  69. *************************************************************************
  70. */
  71. .globl _TEXT_BASE
  72. _TEXT_BASE:
  73. .word CONFIG_SYS_TEXT_BASE
  74. /*
  75. * These are defined in the board-specific linker script.
  76. * Subtracting _start from them lets the linker put their
  77. * relative position in the executable instead of leaving
  78. * them null.
  79. */
  80. .globl _bss_start_ofs
  81. _bss_start_ofs:
  82. .word __bss_start - _start
  83. .globl _bss_end_ofs
  84. _bss_end_ofs:
  85. .word __bss_end__ - _start
  86. .globl _end_ofs
  87. _end_ofs:
  88. .word _end - _start
  89. #ifdef CONFIG_USE_IRQ
  90. /* IRQ stack memory (calculated at run-time) */
  91. .globl IRQ_STACK_START
  92. IRQ_STACK_START:
  93. .word 0x0badc0de
  94. /* IRQ stack memory (calculated at run-time) */
  95. .globl FIQ_STACK_START
  96. FIQ_STACK_START:
  97. .word 0x0badc0de
  98. #endif
  99. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  100. .globl IRQ_STACK_START_IN
  101. IRQ_STACK_START_IN:
  102. .word 0x0badc0de
  103. /*
  104. * the actual reset code
  105. */
  106. reset:
  107. /*
  108. * set the cpu to SVC32 mode
  109. */
  110. mrs r0,cpsr
  111. bic r0,r0,#0x1f
  112. orr r0,r0,#0xd3
  113. msr cpsr,r0
  114. /*
  115. * Set up 925T mode
  116. */
  117. mov r1, #0x81 /* Set ARM925T configuration. */
  118. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  119. /*
  120. * turn off the watchdog, unlock/diable sequence
  121. */
  122. mov r1, #0xF5
  123. ldr r0, =WDTIM_MODE
  124. strh r1, [r0]
  125. mov r1, #0xA0
  126. strh r1, [r0]
  127. /*
  128. * mask all IRQs by setting all bits in the INTMR - default
  129. */
  130. mov r1, #0xffffffff
  131. ldr r0, =REG_IHL1_MIR
  132. str r1, [r0]
  133. ldr r0, =REG_IHL2_MIR
  134. str r1, [r0]
  135. /*
  136. * wait for dpll to lock
  137. */
  138. ldr r0, =CK_DPLL1
  139. mov r1, #0x10
  140. strh r1, [r0]
  141. poll1:
  142. ldrh r1, [r0]
  143. ands r1, r1, #0x01
  144. beq poll1
  145. /*
  146. * we do sys-critical inits only at reboot,
  147. * not when booting from ram!
  148. */
  149. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  150. bl cpu_init_crit
  151. #endif
  152. bl _main
  153. /*------------------------------------------------------------------------------*/
  154. /*
  155. * void relocate_code (addr_sp, gd, addr_moni)
  156. *
  157. * This "function" does not return, instead it continues in RAM
  158. * after relocating the monitor code.
  159. *
  160. */
  161. .globl relocate_code
  162. relocate_code:
  163. mov r4, r0 /* save addr_sp */
  164. mov r5, r1 /* save addr of gd */
  165. mov r6, r2 /* save addr of destination */
  166. adr r0, _start
  167. cmp r0, r6
  168. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  169. beq relocate_done /* skip relocation */
  170. mov r1, r6 /* r1 <- scratch for copy_loop */
  171. ldr r3, _bss_start_ofs
  172. add r2, r0, r3 /* r2 <- source end address */
  173. copy_loop:
  174. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  175. stmia r1!, {r9-r10} /* copy to target address [r1] */
  176. cmp r0, r2 /* until source end address [r2] */
  177. blo copy_loop
  178. #ifndef CONFIG_SPL_BUILD
  179. /*
  180. * fix .rel.dyn relocations
  181. */
  182. ldr r0, _TEXT_BASE /* r0 <- Text base */
  183. sub r9, r6, r0 /* r9 <- relocation offset */
  184. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  185. add r10, r10, r0 /* r10 <- sym table in FLASH */
  186. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  187. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  188. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  189. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  190. fixloop:
  191. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  192. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  193. ldr r1, [r2, #4]
  194. and r7, r1, #0xff
  195. cmp r7, #23 /* relative fixup? */
  196. beq fixrel
  197. cmp r7, #2 /* absolute fixup? */
  198. beq fixabs
  199. /* ignore unknown type of fixup */
  200. b fixnext
  201. fixabs:
  202. /* absolute fix: set location to (offset) symbol value */
  203. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  204. add r1, r10, r1 /* r1 <- address of symbol in table */
  205. ldr r1, [r1, #4] /* r1 <- symbol value */
  206. add r1, r1, r9 /* r1 <- relocated sym addr */
  207. b fixnext
  208. fixrel:
  209. /* relative fix: increase location by offset */
  210. ldr r1, [r0]
  211. add r1, r1, r9
  212. fixnext:
  213. str r1, [r0]
  214. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  215. cmp r2, r3
  216. blo fixloop
  217. #endif
  218. relocate_done:
  219. mov pc, lr
  220. _rel_dyn_start_ofs:
  221. .word __rel_dyn_start - _start
  222. _rel_dyn_end_ofs:
  223. .word __rel_dyn_end - _start
  224. _dynsym_start_ofs:
  225. .word __dynsym_start - _start
  226. .globl c_runtime_cpu_setup
  227. c_runtime_cpu_setup:
  228. mov pc, lr
  229. /*
  230. *************************************************************************
  231. *
  232. * CPU_init_critical registers
  233. *
  234. * setup important registers
  235. * setup memory timing
  236. *
  237. *************************************************************************
  238. */
  239. cpu_init_crit:
  240. /*
  241. * flush v4 I/D caches
  242. */
  243. mov r0, #0
  244. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  245. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  246. /*
  247. * disable MMU stuff and caches
  248. */
  249. mrc p15, 0, r0, c1, c0, 0
  250. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  251. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  252. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  253. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  254. mcr p15, 0, r0, c1, c0, 0
  255. /*
  256. * Go setup Memory and board specific bits prior to relocation.
  257. */
  258. mov ip, lr /* perserve link reg across call */
  259. bl lowlevel_init /* go setup pll,mux,memory */
  260. mov lr, ip /* restore link */
  261. mov pc, lr /* back to my caller */
  262. /*
  263. *************************************************************************
  264. *
  265. * Interrupt handling
  266. *
  267. *************************************************************************
  268. */
  269. @
  270. @ IRQ stack frame.
  271. @
  272. #define S_FRAME_SIZE 72
  273. #define S_OLD_R0 68
  274. #define S_PSR 64
  275. #define S_PC 60
  276. #define S_LR 56
  277. #define S_SP 52
  278. #define S_IP 48
  279. #define S_FP 44
  280. #define S_R10 40
  281. #define S_R9 36
  282. #define S_R8 32
  283. #define S_R7 28
  284. #define S_R6 24
  285. #define S_R5 20
  286. #define S_R4 16
  287. #define S_R3 12
  288. #define S_R2 8
  289. #define S_R1 4
  290. #define S_R0 0
  291. #define MODE_SVC 0x13
  292. #define I_BIT 0x80
  293. /*
  294. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  295. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  296. */
  297. .macro bad_save_user_regs
  298. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  299. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  300. ldr r2, IRQ_STACK_START_IN
  301. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  302. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  303. add r5, sp, #S_SP
  304. mov r1, lr
  305. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  306. mov r0, sp @ save current stack into r0 (param register)
  307. .endm
  308. .macro irq_save_user_regs
  309. sub sp, sp, #S_FRAME_SIZE
  310. stmia sp, {r0 - r12} @ Calling r0-r12
  311. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  312. stmdb r8, {sp, lr}^ @ Calling SP, LR
  313. str lr, [r8, #0] @ Save calling PC
  314. mrs r6, spsr
  315. str r6, [r8, #4] @ Save CPSR
  316. str r0, [r8, #8] @ Save OLD_R0
  317. mov r0, sp
  318. .endm
  319. .macro irq_restore_user_regs
  320. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  321. mov r0, r0
  322. ldr lr, [sp, #S_PC] @ Get PC
  323. add sp, sp, #S_FRAME_SIZE
  324. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  325. .endm
  326. .macro get_bad_stack
  327. ldr r13, IRQ_STACK_START_IN
  328. str lr, [r13] @ save caller lr in position 0 of saved stack
  329. mrs lr, spsr @ get the spsr
  330. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  331. mov r13, #MODE_SVC @ prepare SVC-Mode
  332. @ msr spsr_c, r13
  333. msr spsr, r13 @ switch modes, make sure moves will execute
  334. mov lr, pc @ capture return pc
  335. movs pc, lr @ jump to next instruction & switch modes.
  336. .endm
  337. .macro get_irq_stack @ setup IRQ stack
  338. ldr sp, IRQ_STACK_START
  339. .endm
  340. .macro get_fiq_stack @ setup FIQ stack
  341. ldr sp, FIQ_STACK_START
  342. .endm
  343. /*
  344. * exception handlers
  345. */
  346. .align 5
  347. undefined_instruction:
  348. get_bad_stack
  349. bad_save_user_regs
  350. bl do_undefined_instruction
  351. .align 5
  352. software_interrupt:
  353. get_bad_stack
  354. bad_save_user_regs
  355. bl do_software_interrupt
  356. .align 5
  357. prefetch_abort:
  358. get_bad_stack
  359. bad_save_user_regs
  360. bl do_prefetch_abort
  361. .align 5
  362. data_abort:
  363. get_bad_stack
  364. bad_save_user_regs
  365. bl do_data_abort
  366. .align 5
  367. not_used:
  368. get_bad_stack
  369. bad_save_user_regs
  370. bl do_not_used
  371. #ifdef CONFIG_USE_IRQ
  372. .align 5
  373. irq:
  374. get_irq_stack
  375. irq_save_user_regs
  376. bl do_irq
  377. irq_restore_user_regs
  378. .align 5
  379. fiq:
  380. get_fiq_stack
  381. /* someone ought to write a more effiction fiq_save_user_regs */
  382. irq_save_user_regs
  383. bl do_fiq
  384. irq_restore_user_regs
  385. #else
  386. .align 5
  387. irq:
  388. get_bad_stack
  389. bad_save_user_regs
  390. bl do_irq
  391. .align 5
  392. fiq:
  393. get_bad_stack
  394. bad_save_user_regs
  395. bl do_fiq
  396. #endif
  397. .align 5
  398. .globl reset_cpu
  399. reset_cpu:
  400. ldr r1, rstctl1 /* get clkm1 reset ctl */
  401. mov r3, #0x3 /* dsp_en + arm_rst = global reset */
  402. strh r3, [r1] /* force reset */
  403. mov r0, r0
  404. _loop_forever:
  405. b _loop_forever
  406. rstctl1:
  407. .word 0xfffece10