start.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <asm-offsets.h>
  27. #include <common.h>
  28. #include <config.h>
  29. /*
  30. *************************************************************************
  31. *
  32. * Jump vector table as in table 3.1 in [1]
  33. *
  34. *************************************************************************
  35. */
  36. .globl _start
  37. _start: b start_code
  38. ldr pc, _undefined_instruction
  39. ldr pc, _software_interrupt
  40. ldr pc, _prefetch_abort
  41. ldr pc, _data_abort
  42. ldr pc, _not_used
  43. ldr pc, _irq
  44. ldr pc, _fiq
  45. _undefined_instruction: .word undefined_instruction
  46. _software_interrupt: .word software_interrupt
  47. _prefetch_abort: .word prefetch_abort
  48. _data_abort: .word data_abort
  49. _not_used: .word not_used
  50. _irq: .word irq
  51. _fiq: .word fiq
  52. .balignl 16,0xdeadbeef
  53. /*
  54. *************************************************************************
  55. *
  56. * Startup Code (called from the ARM reset exception vector)
  57. *
  58. * do important init only if we don't start from memory!
  59. * relocate armboot to ram
  60. * setup stack
  61. * jump to second stage
  62. *
  63. *************************************************************************
  64. */
  65. .globl _TEXT_BASE
  66. _TEXT_BASE:
  67. .word CONFIG_SYS_TEXT_BASE
  68. /*
  69. * These are defined in the board-specific linker script.
  70. * Subtracting _start from them lets the linker put their
  71. * relative position in the executable instead of leaving
  72. * them null.
  73. */
  74. .globl _bss_start_ofs
  75. _bss_start_ofs:
  76. .word __bss_start - _start
  77. .globl _bss_end_ofs
  78. _bss_end_ofs:
  79. .word __bss_end__ - _start
  80. .globl _end_ofs
  81. _end_ofs:
  82. .word _end - _start
  83. #ifdef CONFIG_USE_IRQ
  84. /* IRQ stack memory (calculated at run-time) */
  85. .globl IRQ_STACK_START
  86. IRQ_STACK_START:
  87. .word 0x0badc0de
  88. /* IRQ stack memory (calculated at run-time) */
  89. .globl FIQ_STACK_START
  90. FIQ_STACK_START:
  91. .word 0x0badc0de
  92. #endif
  93. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  94. .globl IRQ_STACK_START_IN
  95. IRQ_STACK_START_IN:
  96. .word 0x0badc0de
  97. /*
  98. * the actual start code
  99. */
  100. start_code:
  101. /*
  102. * set the cpu to SVC32 mode
  103. */
  104. mrs r0, cpsr
  105. bic r0, r0, #0x1f
  106. orr r0, r0, #0xd3
  107. msr cpsr, r0
  108. #if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
  109. /*
  110. * relocate exception table
  111. */
  112. ldr r0, =_start
  113. ldr r1, =0x0
  114. mov r2, #16
  115. copyex:
  116. subs r2, r2, #1
  117. ldr r3, [r0], #4
  118. str r3, [r1], #4
  119. bne copyex
  120. #endif
  121. #ifdef CONFIG_S3C24X0
  122. /* turn off the watchdog */
  123. # if defined(CONFIG_S3C2400)
  124. # define pWTCON 0x15300000
  125. # define INTMSK 0x14400008 /* Interrupt-Controller base addresses */
  126. # define CLKDIVN 0x14800014 /* clock divisor register */
  127. #else
  128. # define pWTCON 0x53000000
  129. # define INTMSK 0x4A000008 /* Interrupt-Controller base addresses */
  130. # define INTSUBMSK 0x4A00001C
  131. # define CLKDIVN 0x4C000014 /* clock divisor register */
  132. # endif
  133. ldr r0, =pWTCON
  134. mov r1, #0x0
  135. str r1, [r0]
  136. /*
  137. * mask all IRQs by setting all bits in the INTMR - default
  138. */
  139. mov r1, #0xffffffff
  140. ldr r0, =INTMSK
  141. str r1, [r0]
  142. # if defined(CONFIG_S3C2410)
  143. ldr r1, =0x3ff
  144. ldr r0, =INTSUBMSK
  145. str r1, [r0]
  146. # endif
  147. /* FCLK:HCLK:PCLK = 1:2:4 */
  148. /* default FCLK is 120 MHz ! */
  149. ldr r0, =CLKDIVN
  150. mov r1, #3
  151. str r1, [r0]
  152. #endif /* CONFIG_S3C24X0 */
  153. /*
  154. * we do sys-critical inits only at reboot,
  155. * not when booting from ram!
  156. */
  157. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  158. bl cpu_init_crit
  159. #endif
  160. bl _main
  161. /*------------------------------------------------------------------------------*/
  162. /*
  163. * void relocate_code (addr_sp, gd, addr_moni)
  164. *
  165. * This "function" does not return, instead it continues in RAM
  166. * after relocating the monitor code.
  167. *
  168. */
  169. .globl relocate_code
  170. relocate_code:
  171. mov r4, r0 /* save addr_sp */
  172. mov r5, r1 /* save addr of gd */
  173. mov r6, r2 /* save addr of destination */
  174. adr r0, _start
  175. cmp r0, r6
  176. moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */
  177. beq relocate_done /* skip relocation */
  178. mov r1, r6 /* r1 <- scratch for copy_loop */
  179. ldr r3, _bss_start_ofs
  180. add r2, r0, r3 /* r2 <- source end address */
  181. copy_loop:
  182. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  183. stmia r1!, {r9-r10} /* copy to target address [r1] */
  184. cmp r0, r2 /* until source end address [r2] */
  185. blo copy_loop
  186. #ifndef CONFIG_SPL_BUILD
  187. /*
  188. * fix .rel.dyn relocations
  189. */
  190. ldr r0, _TEXT_BASE /* r0 <- Text base */
  191. sub r9, r6, r0 /* r9 <- relocation offset */
  192. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  193. add r10, r10, r0 /* r10 <- sym table in FLASH */
  194. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  195. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  196. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  197. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  198. fixloop:
  199. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  200. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  201. ldr r1, [r2, #4]
  202. and r7, r1, #0xff
  203. cmp r7, #23 /* relative fixup? */
  204. beq fixrel
  205. cmp r7, #2 /* absolute fixup? */
  206. beq fixabs
  207. /* ignore unknown type of fixup */
  208. b fixnext
  209. fixabs:
  210. /* absolute fix: set location to (offset) symbol value */
  211. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  212. add r1, r10, r1 /* r1 <- address of symbol in table */
  213. ldr r1, [r1, #4] /* r1 <- symbol value */
  214. add r1, r1, r9 /* r1 <- relocated sym addr */
  215. b fixnext
  216. fixrel:
  217. /* relative fix: increase location by offset */
  218. ldr r1, [r0]
  219. add r1, r1, r9
  220. fixnext:
  221. str r1, [r0]
  222. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  223. cmp r2, r3
  224. blo fixloop
  225. #endif
  226. relocate_done:
  227. mov pc, lr
  228. _rel_dyn_start_ofs:
  229. .word __rel_dyn_start - _start
  230. _rel_dyn_end_ofs:
  231. .word __rel_dyn_end - _start
  232. _dynsym_start_ofs:
  233. .word __dynsym_start - _start
  234. .globl c_runtime_cpu_setup
  235. c_runtime_cpu_setup:
  236. mov pc, lr
  237. /*
  238. *************************************************************************
  239. *
  240. * CPU_init_critical registers
  241. *
  242. * setup important registers
  243. * setup memory timing
  244. *
  245. *************************************************************************
  246. */
  247. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  248. cpu_init_crit:
  249. /*
  250. * flush v4 I/D caches
  251. */
  252. mov r0, #0
  253. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  254. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  255. /*
  256. * disable MMU stuff and caches
  257. */
  258. mrc p15, 0, r0, c1, c0, 0
  259. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  260. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  261. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  262. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  263. mcr p15, 0, r0, c1, c0, 0
  264. /*
  265. * before relocating, we have to setup RAM timing
  266. * because memory timing is board-dependend, you will
  267. * find a lowlevel_init.S in your board directory.
  268. */
  269. mov ip, lr
  270. bl lowlevel_init
  271. mov lr, ip
  272. mov pc, lr
  273. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  274. /*
  275. *************************************************************************
  276. *
  277. * Interrupt handling
  278. *
  279. *************************************************************************
  280. */
  281. @
  282. @ IRQ stack frame.
  283. @
  284. #define S_FRAME_SIZE 72
  285. #define S_OLD_R0 68
  286. #define S_PSR 64
  287. #define S_PC 60
  288. #define S_LR 56
  289. #define S_SP 52
  290. #define S_IP 48
  291. #define S_FP 44
  292. #define S_R10 40
  293. #define S_R9 36
  294. #define S_R8 32
  295. #define S_R7 28
  296. #define S_R6 24
  297. #define S_R5 20
  298. #define S_R4 16
  299. #define S_R3 12
  300. #define S_R2 8
  301. #define S_R1 4
  302. #define S_R0 0
  303. #define MODE_SVC 0x13
  304. #define I_BIT 0x80
  305. /*
  306. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  307. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  308. */
  309. .macro bad_save_user_regs
  310. sub sp, sp, #S_FRAME_SIZE
  311. stmia sp, {r0 - r12} @ Calling r0-r12
  312. ldr r2, IRQ_STACK_START_IN
  313. ldmia r2, {r2 - r3} @ get pc, cpsr
  314. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  315. add r5, sp, #S_SP
  316. mov r1, lr
  317. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  318. mov r0, sp
  319. .endm
  320. .macro irq_save_user_regs
  321. sub sp, sp, #S_FRAME_SIZE
  322. stmia sp, {r0 - r12} @ Calling r0-r12
  323. add r7, sp, #S_PC
  324. stmdb r7, {sp, lr}^ @ Calling SP, LR
  325. str lr, [r7, #0] @ Save calling PC
  326. mrs r6, spsr
  327. str r6, [r7, #4] @ Save CPSR
  328. str r0, [r7, #8] @ Save OLD_R0
  329. mov r0, sp
  330. .endm
  331. .macro irq_restore_user_regs
  332. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  333. mov r0, r0
  334. ldr lr, [sp, #S_PC] @ Get PC
  335. add sp, sp, #S_FRAME_SIZE
  336. /* return & move spsr_svc into cpsr */
  337. subs pc, lr, #4
  338. .endm
  339. .macro get_bad_stack
  340. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  341. str lr, [r13] @ save caller lr / spsr
  342. mrs lr, spsr
  343. str lr, [r13, #4]
  344. mov r13, #MODE_SVC @ prepare SVC-Mode
  345. @ msr spsr_c, r13
  346. msr spsr, r13
  347. mov lr, pc
  348. movs pc, lr
  349. .endm
  350. .macro get_irq_stack @ setup IRQ stack
  351. ldr sp, IRQ_STACK_START
  352. .endm
  353. .macro get_fiq_stack @ setup FIQ stack
  354. ldr sp, FIQ_STACK_START
  355. .endm
  356. /*
  357. * exception handlers
  358. */
  359. .align 5
  360. undefined_instruction:
  361. get_bad_stack
  362. bad_save_user_regs
  363. bl do_undefined_instruction
  364. .align 5
  365. software_interrupt:
  366. get_bad_stack
  367. bad_save_user_regs
  368. bl do_software_interrupt
  369. .align 5
  370. prefetch_abort:
  371. get_bad_stack
  372. bad_save_user_regs
  373. bl do_prefetch_abort
  374. .align 5
  375. data_abort:
  376. get_bad_stack
  377. bad_save_user_regs
  378. bl do_data_abort
  379. .align 5
  380. not_used:
  381. get_bad_stack
  382. bad_save_user_regs
  383. bl do_not_used
  384. #ifdef CONFIG_USE_IRQ
  385. .align 5
  386. irq:
  387. get_irq_stack
  388. irq_save_user_regs
  389. bl do_irq
  390. irq_restore_user_regs
  391. .align 5
  392. fiq:
  393. get_fiq_stack
  394. /* someone ought to write a more effiction fiq_save_user_regs */
  395. irq_save_user_regs
  396. bl do_fiq
  397. irq_restore_user_regs
  398. #else
  399. .align 5
  400. irq:
  401. get_bad_stack
  402. bad_save_user_regs
  403. bl do_irq
  404. .align 5
  405. fiq:
  406. get_bad_stack
  407. bad_save_user_regs
  408. bl do_fiq
  409. #endif