clk_rst.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * (C) Copyright 2010,2011
  3. * NVIDIA Corporation <www.nvidia.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef _CLK_RST_H_
  24. #define _CLK_RST_H_
  25. /* PLL registers - there are several PLLs in the clock controller */
  26. struct clk_pll {
  27. uint pll_base; /* the control register */
  28. uint pll_out; /* output control */
  29. uint reserved;
  30. uint pll_misc; /* other misc things */
  31. };
  32. /* PLL registers - there are several PLLs in the clock controller */
  33. struct clk_pll_simple {
  34. uint pll_base; /* the control register */
  35. uint pll_misc; /* other misc things */
  36. };
  37. /*
  38. * Most PLLs use the clk_pll structure, but some have a simpler two-member
  39. * structure for which we use clk_pll_simple. The reason for this non-
  40. * othogonal setup is not stated.
  41. */
  42. #define TEGRA_CLK_PLLS 6
  43. #define TEGRA_CLK_SIMPLE_PLLS 3 /* Number of simple PLLs */
  44. #define TEGRA_CLK_REGS 3 /* Number of clock enable registers */
  45. /* Clock/Reset Controller (CLK_RST_CONTROLLER_) regs */
  46. struct clk_rst_ctlr {
  47. uint crc_rst_src; /* _RST_SOURCE_0,0x00 */
  48. uint crc_rst_dev[TEGRA_CLK_REGS]; /* _RST_DEVICES_L/H/U_0 */
  49. uint crc_clk_out_enb[TEGRA_CLK_REGS]; /* _CLK_OUT_ENB_L/H/U_0 */
  50. uint crc_reserved0; /* reserved_0, 0x1C */
  51. uint crc_cclk_brst_pol; /* _CCLK_BURST_POLICY_0,0x20 */
  52. uint crc_super_cclk_div; /* _SUPER_CCLK_DIVIDER_0,0x24 */
  53. uint crc_sclk_brst_pol; /* _SCLK_BURST_POLICY_0, 0x28 */
  54. uint crc_super_sclk_div; /* _SUPER_SCLK_DIVIDER_0,0x2C */
  55. uint crc_clk_sys_rate; /* _CLK_SYSTEM_RATE_0, 0x30 */
  56. uint crc_prog_dly_clk; /* _PROG_DLY_CLK_0, 0x34 */
  57. uint crc_aud_sync_clk_rate; /* _AUDIO_SYNC_CLK_RATE_0,0x38 */
  58. uint crc_reserved1; /* reserved_1, 0x3C */
  59. uint crc_cop_clk_skip_plcy; /* _COP_CLK_SKIP_POLICY_0,0x40 */
  60. uint crc_clk_mask_arm; /* _CLK_MASK_ARM_0, 0x44 */
  61. uint crc_misc_clk_enb; /* _MISC_CLK_ENB_0, 0x48 */
  62. uint crc_clk_cpu_cmplx; /* _CLK_CPU_CMPLX_0, 0x4C */
  63. uint crc_osc_ctrl; /* _OSC_CTRL_0, 0x50 */
  64. uint crc_pll_lfsr; /* _PLL_LFSR_0, 0x54 */
  65. uint crc_osc_freq_det; /* _OSC_FREQ_DET_0, 0x58 */
  66. uint crc_osc_freq_det_stat; /* _OSC_FREQ_DET_STATUS_0,0x5C */
  67. uint crc_reserved2[8]; /* reserved_2[8], 0x60-7C */
  68. struct clk_pll crc_pll[TEGRA_CLK_PLLS]; /* PLLs from 0x80 to 0xdc */
  69. /* PLLs from 0xe0 to 0xf4 */
  70. struct clk_pll_simple crc_pll_simple[TEGRA_CLK_SIMPLE_PLLS];
  71. uint crc_reserved10; /* _reserved_10, 0xF8 */
  72. uint crc_reserved11; /* _reserved_11, 0xFC */
  73. uint crc_clk_src_i2s1; /*_I2S1_0, 0x100 */
  74. uint crc_clk_src_i2s2; /*_I2S2_0, 0x104 */
  75. uint crc_clk_src_spdif_out; /*_SPDIF_OUT_0, 0x108 */
  76. uint crc_clk_src_spdif_in; /*_SPDIF_IN_0, 0x10C */
  77. uint crc_clk_src_pwm; /*_PWM_0, 0x110 */
  78. uint crc_clk_src_spi1; /*_SPI1_0, 0x114 */
  79. uint crc_clk_src_sbc2; /*_SBC2_0, 0x118 */
  80. uint crc_clk_src_sbc3; /*_SBC3_0, 0x11C */
  81. uint crc_clk_src_xio; /*_XIO_0, 0x120 */
  82. uint crc_clk_src_i2c1; /*_I2C1_0, 0x124 */
  83. uint crc_clk_src_dvc_i2c; /*_DVC_I2C_0, 0x128 */
  84. uint crc_clk_src_twc; /*_TWC_0, 0x12C */
  85. uint crc_reserved12; /* 0x130 */
  86. uint crc_clk_src_sbc1; /*_SBC1_0, 0x134 */
  87. uint crc_clk_src_disp1; /*_DISP1_0, 0x138 */
  88. uint crc_clk_src_disp2; /*_DISP2_0, 0x13C */
  89. uint crc_clk_src_cve; /*_CVE_0, 0x140 */
  90. uint crc_clk_src_ide; /*_IDE_0, 0x144 */
  91. uint crc_clk_src_vi; /*_VI_0, 0x148 */
  92. uint crc_reserved13; /* 0x14C */
  93. uint crc_clk_src_sdmmc1; /*_SDMMC1_0, 0x150 */
  94. uint crc_clk_src_sdmmc2; /*_SDMMC2_0, 0x154 */
  95. uint crc_clk_src_g3d; /*_G3D_0, 0x158 */
  96. uint crc_clk_src_g2d; /*_G2D_0, 0x15C */
  97. uint crc_clk_src_ndflash; /*_NDFLASH_0, 0x160 */
  98. uint crc_clk_src_sdmmc4; /*_SDMMC4_0, 0x164 */
  99. uint crc_clk_src_vfir; /*_VFIR_0, 0x168 */
  100. uint crc_clk_src_epp; /*_EPP_0, 0x16C */
  101. uint crc_clk_src_mp3; /*_MPE_0, 0x170 */
  102. uint crc_clk_src_mipi; /*_MIPI_0, 0x174 */
  103. uint crc_clk_src_uarta; /*_UARTA_0, 0x178 */
  104. uint crc_clk_src_uartb; /*_UARTB_0, 0x17C */
  105. uint crc_clk_src_host1x; /*_HOST1X_0, 0x180 */
  106. uint crc_reserved14; /* 0x184 */
  107. uint crc_clk_src_tvo; /*_TVO_0, 0x188 */
  108. uint crc_clk_src_hdmi; /*_HDMI_0, 0x18C */
  109. uint crc_reserved15; /* 0x190 */
  110. uint crc_clk_src_tvdac; /*_TVDAC_0, 0x194 */
  111. uint crc_clk_src_i2c2; /*_I2C2_0, 0x198 */
  112. uint crc_clk_src_emc; /*_EMC_0, 0x19C */
  113. uint crc_clk_src_uartc; /*_UARTC_0, 0x1A0 */
  114. uint crc_reserved16; /* 0x1A4 */
  115. uint crc_clk_src_vi_sensor; /*_VI_SENSOR_0, 0x1A8 */
  116. uint crc_reserved17; /* 0x1AC */
  117. uint crc_reserved18; /* 0x1B0 */
  118. uint crc_clk_src_sbc4; /*_SBC4_0, 0x1B4 */
  119. uint crc_clk_src_i2c3; /*_I2C3_0, 0x1B8 */
  120. uint crc_clk_src_sdmmc3; /*_SDMMC3_0, 0x1BC */
  121. uint crc_clk_src_uartd; /*_UARTD_0, 0x1C0 */
  122. uint crc_clk_src_uarte; /*_UARTE_0, 0x1C4 */
  123. uint crc_clk_src_vde; /*_VDE_0, 0x1C8 */
  124. uint crc_clk_src_owr; /*_OWR_0, 0x1CC */
  125. uint crc_clk_src_nor; /*_NOR_0, 0x1D0 */
  126. uint crc_clk_src_csite; /*_CSITE_0, 0x1D4 */
  127. uint crc_reserved19[9]; /* 0x1D8-1F8 */
  128. uint crc_clk_src_osc; /*_OSC_0, 0x1FC */
  129. uint crc_reserved20[80]; /* 0x200-33C */
  130. uint crc_cpu_cmplx_set; /* _CPU_CMPLX_SET_0, 0x340 */
  131. uint crc_cpu_cmplx_clr; /* _CPU_CMPLX_CLR_0, 0x344 */
  132. };
  133. #define PLL_BYPASS (1 << 31)
  134. #define PLL_ENABLE (1 << 30)
  135. #define PLL_BASE_OVRRIDE (1 << 28)
  136. #define PLL_DIVP_VALUE (1 << 20) /* post divider, b22:20 */
  137. #define PLL_DIVM_VALUE 0x0C /* input divider, b4:0 */
  138. #define SWR_UARTD_RST (1 << 1)
  139. #define CLK_ENB_UARTD (1 << 1)
  140. #define SWR_UARTA_RST (1 << 6)
  141. #define CLK_ENB_UARTA (1 << 6)
  142. #define SWR_CPU_RST (1 << 0)
  143. #define CLK_ENB_CPU (1 << 0)
  144. #define SWR_CSITE_RST (1 << 9)
  145. #define CLK_ENB_CSITE (1 << 9)
  146. #define SET_CPURESET0 (1 << 0)
  147. #define SET_DERESET0 (1 << 4)
  148. #define SET_DBGRESET0 (1 << 12)
  149. #define SET_CPURESET1 (1 << 1)
  150. #define SET_DERESET1 (1 << 5)
  151. #define SET_DBGRESET1 (1 << 13)
  152. #define CLR_CPURESET0 (1 << 0)
  153. #define CLR_DERESET0 (1 << 4)
  154. #define CLR_DBGRESET0 (1 << 12)
  155. #define CLR_CPURESET1 (1 << 1)
  156. #define CLR_DERESET1 (1 << 5)
  157. #define CLR_DBGRESET1 (1 << 13)
  158. #define CPU0_CLK_STP (1 << 8)
  159. #define CPU1_CLK_STP (1 << 9)
  160. #define CPCON (1 << 8)
  161. /* CLK_RST_CONTROLLER_CLK_CPU_CMPLX_0 */
  162. #define CPU1_CLK_STP_SHIFT 9
  163. #define CPU0_CLK_STP_SHIFT 8
  164. #define CPU0_CLK_STP_MASK (1U << CPU0_CLK_STP_SHIFT)
  165. /* CLK_RST_CONTROLLER_PLLx_BASE_0 */
  166. #define PLL_BYPASS_SHIFT 31
  167. #define PLL_BYPASS_MASK (1U << PLL_BYPASS_SHIFT)
  168. #define PLL_ENABLE_SHIFT 30
  169. #define PLL_ENABLE_MASK (1U << PLL_ENABLE_SHIFT)
  170. #define PLL_BASE_OVRRIDE_MASK (1U << 28)
  171. #define PLL_DIVP_SHIFT 20
  172. #define PLL_DIVN_SHIFT 8
  173. #define PLL_DIVM_SHIFT 0
  174. /* CLK_RST_CONTROLLER_PLLx_MISC_0 */
  175. #define PLL_CPCON_SHIFT 8
  176. #define PLL_CPCON_MASK (15U << PLL_CPCON_SHIFT)
  177. #define PLL_LFCON_SHIFT 4
  178. #define PLLU_VCO_FREQ_SHIFT 20
  179. /* CLK_RST_CONTROLLER_OSC_CTRL_0 */
  180. #define OSC_FREQ_SHIFT 30
  181. #define OSC_FREQ_MASK (3U << OSC_FREQ_SHIFT)
  182. #endif /* CLK_RST_H */