davinci_mmc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * Davinci MMC Controller Driver
  3. *
  4. * Copyright (C) 2010 Texas Instruments Incorporated
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <config.h>
  21. #include <common.h>
  22. #include <command.h>
  23. #include <mmc.h>
  24. #include <part.h>
  25. #include <malloc.h>
  26. #include <asm/io.h>
  27. #include <asm/arch/sdmmc_defs.h>
  28. #define DAVINCI_MAX_BLOCKS (32)
  29. #define WATCHDOG_COUNT (100000)
  30. #define get_val(addr) REG(addr)
  31. #define set_val(addr, val) REG(addr) = (val)
  32. #define set_bit(addr, val) set_val((addr), (get_val(addr) | (val)))
  33. #define clear_bit(addr, val) set_val((addr), (get_val(addr) & ~(val)))
  34. /* Set davinci clock prescalar value based on the required clock in HZ */
  35. static void dmmc_set_clock(struct mmc *mmc, uint clock)
  36. {
  37. struct davinci_mmc *host = mmc->priv;
  38. struct davinci_mmc_regs *regs = host->reg_base;
  39. uint clkrt, sysclk2, act_clock;
  40. if (clock < mmc->f_min)
  41. clock = mmc->f_min;
  42. if (clock > mmc->f_max)
  43. clock = mmc->f_max;
  44. set_val(&regs->mmcclk, 0);
  45. sysclk2 = host->input_clk;
  46. clkrt = (sysclk2 / (2 * clock)) - 1;
  47. /* Calculate the actual clock for the divider used */
  48. act_clock = (sysclk2 / (2 * (clkrt + 1)));
  49. /* Adjust divider if actual clock exceeds the required clock */
  50. if (act_clock > clock)
  51. clkrt++;
  52. /* check clock divider boundary and correct it */
  53. if (clkrt > 0xFF)
  54. clkrt = 0xFF;
  55. set_val(&regs->mmcclk, (clkrt | MMCCLK_CLKEN));
  56. }
  57. /* Status bit wait loop for MMCST1 */
  58. static int
  59. dmmc_wait_fifo_status(volatile struct davinci_mmc_regs *regs, uint status)
  60. {
  61. uint mmcstatus1, wdog = WATCHDOG_COUNT;
  62. mmcstatus1 = get_val(&regs->mmcst1);
  63. while (--wdog && ((get_val(&regs->mmcst1) & status) != status))
  64. udelay(10);
  65. if (!(get_val(&regs->mmcctl) & MMCCTL_WIDTH_4_BIT))
  66. udelay(100);
  67. if (wdog == 0)
  68. return COMM_ERR;
  69. return 0;
  70. }
  71. /* Busy bit wait loop for MMCST1 */
  72. static int dmmc_busy_wait(volatile struct davinci_mmc_regs *regs)
  73. {
  74. uint mmcstatus1, wdog = WATCHDOG_COUNT;
  75. mmcstatus1 = get_val(&regs->mmcst1);
  76. while (--wdog && (get_val(&regs->mmcst1) & MMCST1_BUSY))
  77. udelay(10);
  78. if (wdog == 0)
  79. return COMM_ERR;
  80. return 0;
  81. }
  82. /* Status bit wait loop for MMCST0 - Checks for error bits as well */
  83. static int dmmc_check_status(volatile struct davinci_mmc_regs *regs,
  84. uint *cur_st, uint st_ready, uint st_error)
  85. {
  86. uint wdog = WATCHDOG_COUNT;
  87. uint mmcstatus = *cur_st;
  88. while (wdog--) {
  89. if (mmcstatus & st_ready) {
  90. *cur_st = mmcstatus;
  91. mmcstatus = get_val(&regs->mmcst1);
  92. return 0;
  93. } else if (mmcstatus & st_error) {
  94. if (mmcstatus & MMCST0_TOUTRS)
  95. return TIMEOUT;
  96. printf("[ ST0 ERROR %x]\n", mmcstatus);
  97. /*
  98. * Ignore CRC errors as some MMC cards fail to
  99. * initialize on DM365-EVM on the SD1 slot
  100. */
  101. if (mmcstatus & MMCST0_CRCRS)
  102. return 0;
  103. return COMM_ERR;
  104. }
  105. udelay(10);
  106. mmcstatus = get_val(&regs->mmcst0);
  107. }
  108. printf("Status %x Timeout ST0:%x ST1:%x\n", st_ready, mmcstatus,
  109. get_val(&regs->mmcst1));
  110. return COMM_ERR;
  111. }
  112. /*
  113. * Sends a command out on the bus. Takes the mmc pointer,
  114. * a command pointer, and an optional data pointer.
  115. */
  116. static int
  117. dmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
  118. {
  119. struct davinci_mmc *host = mmc->priv;
  120. volatile struct davinci_mmc_regs *regs = host->reg_base;
  121. uint mmcstatus, status_rdy, status_err;
  122. uint i, cmddata, bytes_left = 0;
  123. int fifo_words, fifo_bytes, err;
  124. char *data_buf = NULL;
  125. /* Clear status registers */
  126. mmcstatus = get_val(&regs->mmcst0);
  127. fifo_words = (host->version == MMC_CTLR_VERSION_2) ? 16 : 8;
  128. fifo_bytes = fifo_words << 2;
  129. /* Wait for any previous busy signal to be cleared */
  130. dmmc_busy_wait(regs);
  131. cmddata = cmd->cmdidx;
  132. cmddata |= MMCCMD_PPLEN;
  133. /* Send init clock for CMD0 */
  134. if (cmd->cmdidx == MMC_CMD_GO_IDLE_STATE)
  135. cmddata |= MMCCMD_INITCK;
  136. switch (cmd->resp_type) {
  137. case MMC_RSP_R1b:
  138. cmddata |= MMCCMD_BSYEXP;
  139. /* Fall-through */
  140. case MMC_RSP_R1: /* R1, R1b, R5, R6, R7 */
  141. cmddata |= MMCCMD_RSPFMT_R1567;
  142. break;
  143. case MMC_RSP_R2:
  144. cmddata |= MMCCMD_RSPFMT_R2;
  145. break;
  146. case MMC_RSP_R3: /* R3, R4 */
  147. cmddata |= MMCCMD_RSPFMT_R3;
  148. break;
  149. }
  150. set_val(&regs->mmcim, 0);
  151. if (data) {
  152. /* clear previous data transfer if any and set new one */
  153. bytes_left = (data->blocksize * data->blocks);
  154. /* Reset FIFO - Always use 32 byte fifo threshold */
  155. set_val(&regs->mmcfifoctl,
  156. (MMCFIFOCTL_FIFOLEV | MMCFIFOCTL_FIFORST));
  157. if (host->version == MMC_CTLR_VERSION_2)
  158. cmddata |= MMCCMD_DMATRIG;
  159. cmddata |= MMCCMD_WDATX;
  160. if (data->flags == MMC_DATA_READ) {
  161. set_val(&regs->mmcfifoctl, MMCFIFOCTL_FIFOLEV);
  162. } else if (data->flags == MMC_DATA_WRITE) {
  163. set_val(&regs->mmcfifoctl,
  164. (MMCFIFOCTL_FIFOLEV |
  165. MMCFIFOCTL_FIFODIR));
  166. cmddata |= MMCCMD_DTRW;
  167. }
  168. set_val(&regs->mmctod, 0xFFFF);
  169. set_val(&regs->mmcnblk, (data->blocks & MMCNBLK_NBLK_MASK));
  170. set_val(&regs->mmcblen, (data->blocksize & MMCBLEN_BLEN_MASK));
  171. if (data->flags == MMC_DATA_WRITE) {
  172. uint val;
  173. data_buf = (char *)data->src;
  174. /* For write, fill FIFO with data before issue of CMD */
  175. for (i = 0; (i < fifo_words) && bytes_left; i++) {
  176. memcpy((char *)&val, data_buf, 4);
  177. set_val(&regs->mmcdxr, val);
  178. data_buf += 4;
  179. bytes_left -= 4;
  180. }
  181. }
  182. } else {
  183. set_val(&regs->mmcblen, 0);
  184. set_val(&regs->mmcnblk, 0);
  185. }
  186. set_val(&regs->mmctor, 0x1FFF);
  187. /* Send the command */
  188. set_val(&regs->mmcarghl, cmd->cmdarg);
  189. set_val(&regs->mmccmd, cmddata);
  190. status_rdy = MMCST0_RSPDNE;
  191. status_err = (MMCST0_TOUTRS | MMCST0_TOUTRD |
  192. MMCST0_CRCWR | MMCST0_CRCRD);
  193. if (cmd->resp_type & MMC_RSP_CRC)
  194. status_err |= MMCST0_CRCRS;
  195. mmcstatus = get_val(&regs->mmcst0);
  196. err = dmmc_check_status(regs, &mmcstatus, status_rdy, status_err);
  197. if (err)
  198. return err;
  199. /* For R1b wait for busy done */
  200. if (cmd->resp_type == MMC_RSP_R1b)
  201. dmmc_busy_wait(regs);
  202. /* Collect response from controller for specific commands */
  203. if (mmcstatus & MMCST0_RSPDNE) {
  204. /* Copy the response to the response buffer */
  205. if (cmd->resp_type & MMC_RSP_136) {
  206. cmd->response[0] = get_val(&regs->mmcrsp67);
  207. cmd->response[1] = get_val(&regs->mmcrsp45);
  208. cmd->response[2] = get_val(&regs->mmcrsp23);
  209. cmd->response[3] = get_val(&regs->mmcrsp01);
  210. } else if (cmd->resp_type & MMC_RSP_PRESENT) {
  211. cmd->response[0] = get_val(&regs->mmcrsp67);
  212. }
  213. }
  214. if (data == NULL)
  215. return 0;
  216. if (data->flags == MMC_DATA_READ) {
  217. /* check for DATDNE along with DRRDY as the controller might
  218. * set the DATDNE without DRRDY for smaller transfers with
  219. * less than FIFO threshold bytes
  220. */
  221. status_rdy = MMCST0_DRRDY | MMCST0_DATDNE;
  222. status_err = MMCST0_TOUTRD | MMCST0_CRCRD;
  223. data_buf = data->dest;
  224. } else {
  225. status_rdy = MMCST0_DXRDY | MMCST0_DATDNE;
  226. status_err = MMCST0_CRCWR;
  227. }
  228. /* Wait until all of the blocks are transferred */
  229. while (bytes_left) {
  230. err = dmmc_check_status(regs, &mmcstatus, status_rdy,
  231. status_err);
  232. if (err)
  233. return err;
  234. if (data->flags == MMC_DATA_READ) {
  235. /*
  236. * MMC controller sets the Data receive ready bit
  237. * (DRRDY) in MMCST0 even before the entire FIFO is
  238. * full. This results in erratic behavior if we start
  239. * reading the FIFO soon after DRRDY. Wait for the
  240. * FIFO full bit in MMCST1 for proper FIFO clearing.
  241. */
  242. if (bytes_left > fifo_bytes)
  243. dmmc_wait_fifo_status(regs, 0x4a);
  244. else if (bytes_left == fifo_bytes)
  245. dmmc_wait_fifo_status(regs, 0x40);
  246. for (i = 0; bytes_left && (i < fifo_words); i++) {
  247. cmddata = get_val(&regs->mmcdrr);
  248. memcpy(data_buf, (char *)&cmddata, 4);
  249. data_buf += 4;
  250. bytes_left -= 4;
  251. }
  252. } else {
  253. /*
  254. * MMC controller sets the Data transmit ready bit
  255. * (DXRDY) in MMCST0 even before the entire FIFO is
  256. * empty. This results in erratic behavior if we start
  257. * writing the FIFO soon after DXRDY. Wait for the
  258. * FIFO empty bit in MMCST1 for proper FIFO clearing.
  259. */
  260. dmmc_wait_fifo_status(regs, MMCST1_FIFOEMP);
  261. for (i = 0; bytes_left && (i < fifo_words); i++) {
  262. memcpy((char *)&cmddata, data_buf, 4);
  263. set_val(&regs->mmcdxr, cmddata);
  264. data_buf += 4;
  265. bytes_left -= 4;
  266. }
  267. dmmc_busy_wait(regs);
  268. }
  269. }
  270. err = dmmc_check_status(regs, &mmcstatus, MMCST0_DATDNE, status_err);
  271. if (err)
  272. return err;
  273. return 0;
  274. }
  275. /* Initialize Davinci MMC controller */
  276. static int dmmc_init(struct mmc *mmc)
  277. {
  278. struct davinci_mmc *host = mmc->priv;
  279. struct davinci_mmc_regs *regs = host->reg_base;
  280. /* Clear status registers explicitly - soft reset doesn't clear it
  281. * If Uboot is invoked from UBL with SDMMC Support, the status
  282. * registers can have uncleared bits
  283. */
  284. get_val(&regs->mmcst0);
  285. get_val(&regs->mmcst1);
  286. /* Hold software reset */
  287. set_bit(&regs->mmcctl, MMCCTL_DATRST);
  288. set_bit(&regs->mmcctl, MMCCTL_CMDRST);
  289. udelay(10);
  290. set_val(&regs->mmcclk, 0x0);
  291. set_val(&regs->mmctor, 0x1FFF);
  292. set_val(&regs->mmctod, 0xFFFF);
  293. /* Clear software reset */
  294. clear_bit(&regs->mmcctl, MMCCTL_DATRST);
  295. clear_bit(&regs->mmcctl, MMCCTL_CMDRST);
  296. udelay(10);
  297. /* Reset FIFO - Always use the maximum fifo threshold */
  298. set_val(&regs->mmcfifoctl, (MMCFIFOCTL_FIFOLEV | MMCFIFOCTL_FIFORST));
  299. set_val(&regs->mmcfifoctl, MMCFIFOCTL_FIFOLEV);
  300. return 0;
  301. }
  302. /* Set buswidth or clock as indicated by the GENERIC_MMC framework */
  303. static void dmmc_set_ios(struct mmc *mmc)
  304. {
  305. struct davinci_mmc *host = mmc->priv;
  306. struct davinci_mmc_regs *regs = host->reg_base;
  307. /* Set the bus width */
  308. if (mmc->bus_width == 4)
  309. set_bit(&regs->mmcctl, MMCCTL_WIDTH_4_BIT);
  310. else
  311. clear_bit(&regs->mmcctl, MMCCTL_WIDTH_4_BIT);
  312. /* Set clock speed */
  313. if (mmc->clock)
  314. dmmc_set_clock(mmc, mmc->clock);
  315. }
  316. /* Called from board_mmc_init during startup. Can be called multiple times
  317. * depending on the number of slots available on board and controller
  318. */
  319. int davinci_mmc_init(bd_t *bis, struct davinci_mmc *host)
  320. {
  321. struct mmc *mmc;
  322. mmc = malloc(sizeof(struct mmc));
  323. memset(mmc, 0, sizeof(struct mmc));
  324. sprintf(mmc->name, "davinci");
  325. mmc->priv = host;
  326. mmc->send_cmd = dmmc_send_cmd;
  327. mmc->set_ios = dmmc_set_ios;
  328. mmc->init = dmmc_init;
  329. mmc->f_min = 200000;
  330. mmc->f_max = 25000000;
  331. mmc->voltages = host->voltages;
  332. mmc->host_caps = host->host_caps;
  333. #ifdef CONFIG_MMC_MBLOCK
  334. mmc->b_max = DAVINCI_MAX_BLOCKS;
  335. #endif
  336. mmc_register(mmc);
  337. return 0;
  338. }