bfin_sdh.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * Driver for Blackfin on-chip SDH controller
  3. *
  4. * Copyright (c) 2008-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <common.h>
  9. #include <malloc.h>
  10. #include <part.h>
  11. #include <mmc.h>
  12. #include <asm/io.h>
  13. #include <asm/errno.h>
  14. #include <asm/byteorder.h>
  15. #include <asm/blackfin.h>
  16. #include <asm/portmux.h>
  17. #include <asm/mach-common/bits/sdh.h>
  18. #include <asm/mach-common/bits/dma.h>
  19. #if defined(__ADSPBF50x__) || defined(__ADSPBF51x__)
  20. # define bfin_read_SDH_PWR_CTL bfin_read_RSI_PWR_CONTROL
  21. # define bfin_write_SDH_PWR_CTL bfin_write_RSI_PWR_CONTROL
  22. # define bfin_read_SDH_CLK_CTL bfin_read_RSI_CLK_CONTROL
  23. # define bfin_write_SDH_CLK_CTL bfin_write_RSI_CLK_CONTROL
  24. # define bfin_write_SDH_ARGUMENT bfin_write_RSI_ARGUMENT
  25. # define bfin_write_SDH_COMMAND bfin_write_RSI_COMMAND
  26. # define bfin_read_SDH_RESPONSE0 bfin_read_RSI_RESPONSE0
  27. # define bfin_read_SDH_RESPONSE1 bfin_read_RSI_RESPONSE1
  28. # define bfin_read_SDH_RESPONSE2 bfin_read_RSI_RESPONSE2
  29. # define bfin_read_SDH_RESPONSE3 bfin_read_RSI_RESPONSE3
  30. # define bfin_write_SDH_DATA_TIMER bfin_write_RSI_DATA_TIMER
  31. # define bfin_write_SDH_DATA_LGTH bfin_write_RSI_DATA_LGTH
  32. # define bfin_read_SDH_DATA_CTL bfin_read_RSI_DATA_CONTROL
  33. # define bfin_write_SDH_DATA_CTL bfin_write_RSI_DATA_CONTROL
  34. # define bfin_read_SDH_STATUS bfin_read_RSI_STATUS
  35. # define bfin_write_SDH_STATUS_CLR bfin_write_RSI_STATUSCL
  36. # define bfin_read_SDH_CFG bfin_read_RSI_CONFIG
  37. # define bfin_write_SDH_CFG bfin_write_RSI_CONFIG
  38. # define bfin_write_DMA_START_ADDR bfin_write_DMA4_START_ADDR
  39. # define bfin_write_DMA_X_COUNT bfin_write_DMA4_X_COUNT
  40. # define bfin_write_DMA_X_MODIFY bfin_write_DMA4_X_MODIFY
  41. # define bfin_write_DMA_CONFIG bfin_write_DMA4_CONFIG
  42. # define PORTMUX_PINS \
  43. { P_RSI_DATA0, P_RSI_DATA1, P_RSI_DATA2, P_RSI_DATA3, P_RSI_CMD, P_RSI_CLK, 0 }
  44. #elif defined(__ADSPBF54x__)
  45. # define bfin_write_DMA_START_ADDR bfin_write_DMA22_START_ADDR
  46. # define bfin_write_DMA_X_COUNT bfin_write_DMA22_X_COUNT
  47. # define bfin_write_DMA_X_MODIFY bfin_write_DMA22_X_MODIFY
  48. # define bfin_write_DMA_CONFIG bfin_write_DMA22_CONFIG
  49. # define PORTMUX_PINS \
  50. { P_SD_D0, P_SD_D1, P_SD_D2, P_SD_D3, P_SD_CLK, P_SD_CMD, 0 }
  51. #else
  52. # error no support for this proc yet
  53. #endif
  54. static int
  55. sdh_send_cmd(struct mmc *mmc, struct mmc_cmd *mmc_cmd)
  56. {
  57. unsigned int status, timeout;
  58. int cmd = mmc_cmd->cmdidx;
  59. int flags = mmc_cmd->resp_type;
  60. int arg = mmc_cmd->cmdarg;
  61. int ret;
  62. u16 sdh_cmd;
  63. sdh_cmd = cmd | CMD_E;
  64. if (flags & MMC_RSP_PRESENT)
  65. sdh_cmd |= CMD_RSP;
  66. if (flags & MMC_RSP_136)
  67. sdh_cmd |= CMD_L_RSP;
  68. bfin_write_SDH_ARGUMENT(arg);
  69. bfin_write_SDH_COMMAND(sdh_cmd);
  70. /* wait for a while */
  71. timeout = 0;
  72. do {
  73. if (++timeout > 1000000) {
  74. status = CMD_TIME_OUT;
  75. break;
  76. }
  77. udelay(1);
  78. status = bfin_read_SDH_STATUS();
  79. } while (!(status & (CMD_SENT | CMD_RESP_END | CMD_TIME_OUT |
  80. CMD_CRC_FAIL)));
  81. if (flags & MMC_RSP_PRESENT) {
  82. mmc_cmd->response[0] = bfin_read_SDH_RESPONSE0();
  83. if (flags & MMC_RSP_136) {
  84. mmc_cmd->response[1] = bfin_read_SDH_RESPONSE1();
  85. mmc_cmd->response[2] = bfin_read_SDH_RESPONSE2();
  86. mmc_cmd->response[3] = bfin_read_SDH_RESPONSE3();
  87. }
  88. }
  89. if (status & CMD_TIME_OUT)
  90. ret = TIMEOUT;
  91. else if (status & CMD_CRC_FAIL && flags & MMC_RSP_CRC)
  92. ret = COMM_ERR;
  93. else
  94. ret = 0;
  95. bfin_write_SDH_STATUS_CLR(CMD_SENT_STAT | CMD_RESP_END_STAT |
  96. CMD_TIMEOUT_STAT | CMD_CRC_FAIL_STAT);
  97. return ret;
  98. }
  99. /* set data for single block transfer */
  100. static int sdh_setup_data(struct mmc *mmc, struct mmc_data *data)
  101. {
  102. u16 data_ctl = 0;
  103. u16 dma_cfg = 0;
  104. int ret = 0;
  105. unsigned long data_size = data->blocksize * data->blocks;
  106. /* Don't support write yet. */
  107. if (data->flags & MMC_DATA_WRITE)
  108. return UNUSABLE_ERR;
  109. data_ctl |= ((ffs(data_size) - 1) << 4);
  110. data_ctl |= DTX_DIR;
  111. bfin_write_SDH_DATA_CTL(data_ctl);
  112. dma_cfg = WDSIZE_32 | RESTART | WNR | DMAEN;
  113. bfin_write_SDH_DATA_TIMER(-1);
  114. blackfin_dcache_flush_invalidate_range(data->dest,
  115. data->dest + data_size);
  116. /* configure DMA */
  117. bfin_write_DMA_START_ADDR(data->dest);
  118. bfin_write_DMA_X_COUNT(data_size / 4);
  119. bfin_write_DMA_X_MODIFY(4);
  120. bfin_write_DMA_CONFIG(dma_cfg);
  121. bfin_write_SDH_DATA_LGTH(data_size);
  122. /* kick off transfer */
  123. bfin_write_SDH_DATA_CTL(bfin_read_SDH_DATA_CTL() | DTX_DMA_E | DTX_E);
  124. return ret;
  125. }
  126. static int bfin_sdh_request(struct mmc *mmc, struct mmc_cmd *cmd,
  127. struct mmc_data *data)
  128. {
  129. u32 status;
  130. int ret = 0;
  131. ret = sdh_send_cmd(mmc, cmd);
  132. if (ret) {
  133. printf("sending CMD%d failed\n", cmd->cmdidx);
  134. return ret;
  135. }
  136. if (data) {
  137. ret = sdh_setup_data(mmc, data);
  138. do {
  139. udelay(1);
  140. status = bfin_read_SDH_STATUS();
  141. } while (!(status & (DAT_BLK_END | DAT_END | DAT_TIME_OUT | DAT_CRC_FAIL | RX_OVERRUN)));
  142. if (status & DAT_TIME_OUT) {
  143. bfin_write_SDH_STATUS_CLR(DAT_TIMEOUT_STAT);
  144. ret |= TIMEOUT;
  145. } else if (status & (DAT_CRC_FAIL | RX_OVERRUN)) {
  146. bfin_write_SDH_STATUS_CLR(DAT_CRC_FAIL_STAT | RX_OVERRUN_STAT);
  147. ret |= COMM_ERR;
  148. } else
  149. bfin_write_SDH_STATUS_CLR(DAT_BLK_END_STAT | DAT_END_STAT);
  150. if (ret) {
  151. printf("tranfering data failed\n");
  152. return ret;
  153. }
  154. }
  155. return 0;
  156. }
  157. static void sdh_set_clk(unsigned long clk)
  158. {
  159. unsigned long sys_clk;
  160. unsigned long clk_div;
  161. u16 clk_ctl = 0;
  162. clk_ctl = bfin_read_SDH_CLK_CTL();
  163. if (clk) {
  164. /* setting SD_CLK */
  165. sys_clk = get_sclk();
  166. bfin_write_SDH_CLK_CTL(clk_ctl & ~CLK_E);
  167. if (sys_clk % (2 * clk) == 0)
  168. clk_div = sys_clk / (2 * clk) - 1;
  169. else
  170. clk_div = sys_clk / (2 * clk);
  171. if (clk_div > 0xff)
  172. clk_div = 0xff;
  173. clk_ctl |= (clk_div & 0xff);
  174. clk_ctl |= CLK_E;
  175. bfin_write_SDH_CLK_CTL(clk_ctl);
  176. } else
  177. bfin_write_SDH_CLK_CTL(clk_ctl & ~CLK_E);
  178. }
  179. static void bfin_sdh_set_ios(struct mmc *mmc)
  180. {
  181. u16 cfg = 0;
  182. u16 clk_ctl = 0;
  183. if (mmc->bus_width == 4) {
  184. cfg = bfin_read_SDH_CFG();
  185. cfg &= ~0x80;
  186. cfg |= 0x40;
  187. bfin_write_SDH_CFG(cfg);
  188. clk_ctl |= WIDE_BUS;
  189. }
  190. bfin_write_SDH_CLK_CTL(clk_ctl);
  191. sdh_set_clk(mmc->clock);
  192. }
  193. static int bfin_sdh_init(struct mmc *mmc)
  194. {
  195. const unsigned short pins[] = PORTMUX_PINS;
  196. u16 pwr_ctl = 0;
  197. /* Initialize sdh controller */
  198. peripheral_request_list(pins, "bfin_sdh");
  199. #if defined(__ADSPBF54x__)
  200. bfin_write_DMAC1_PERIMUX(bfin_read_DMAC1_PERIMUX() | 0x1);
  201. #endif
  202. bfin_write_SDH_CFG(bfin_read_SDH_CFG() | CLKS_EN);
  203. /* Disable card detect pin */
  204. bfin_write_SDH_CFG((bfin_read_SDH_CFG() & 0x1F) | 0x60);
  205. pwr_ctl |= ROD_CTL;
  206. pwr_ctl |= PWR_ON;
  207. bfin_write_SDH_PWR_CTL(pwr_ctl);
  208. return 0;
  209. }
  210. int bfin_mmc_init(bd_t *bis)
  211. {
  212. struct mmc *mmc = NULL;
  213. mmc = malloc(sizeof(struct mmc));
  214. if (!mmc)
  215. return -ENOMEM;
  216. sprintf(mmc->name, "Blackfin SDH");
  217. mmc->send_cmd = bfin_sdh_request;
  218. mmc->set_ios = bfin_sdh_set_ios;
  219. mmc->init = bfin_sdh_init;
  220. mmc->host_caps = MMC_MODE_4BIT;
  221. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
  222. mmc->f_max = get_sclk();
  223. mmc->f_min = mmc->f_max >> 9;
  224. mmc->block_dev.part_type = PART_TYPE_DOS;
  225. mmc_register(mmc);
  226. return 0;
  227. }