clock_am33xx.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403
  1. /*
  2. * clock_am33xx.c
  3. *
  4. * clocks for AM33XX based boards
  5. *
  6. * Copyright (C) 2013, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <asm/arch/cpu.h>
  20. #include <asm/arch/clock.h>
  21. #include <asm/arch/hardware.h>
  22. #include <asm/io.h>
  23. #define PRCM_MOD_EN 0x2
  24. #define PRCM_FORCE_WAKEUP 0x2
  25. #define PRCM_FUNCTL 0x0
  26. #define PRCM_EMIF_CLK_ACTIVITY BIT(2)
  27. #define PRCM_L3_GCLK_ACTIVITY BIT(4)
  28. #define PLL_BYPASS_MODE 0x4
  29. #define ST_MN_BYPASS 0x00000100
  30. #define ST_DPLL_CLK 0x00000001
  31. #define CLK_SEL_MASK 0x7ffff
  32. #define CLK_DIV_MASK 0x1f
  33. #define CLK_DIV2_MASK 0x7f
  34. #define CLK_SEL_SHIFT 0x8
  35. #define CLK_MODE_SEL 0x7
  36. #define CLK_MODE_MASK 0xfffffff8
  37. #define CLK_DIV_SEL 0xFFFFFFE0
  38. #define CPGMAC0_IDLE 0x30000
  39. #define DPLL_CLKDCOLDO_GATE_CTRL 0x300
  40. #define OSC (V_OSCK/1000000)
  41. #define MPUPLL_M CONFIG_SYS_MPUCLK
  42. #define MPUPLL_N (OSC-1)
  43. #define MPUPLL_M2 1
  44. /* Core PLL Fdll = 1 GHZ, */
  45. #define COREPLL_M 1000
  46. #define COREPLL_N (OSC-1)
  47. #define COREPLL_M4 10 /* CORE_CLKOUTM4 = 200 MHZ */
  48. #define COREPLL_M5 8 /* CORE_CLKOUTM5 = 250 MHZ */
  49. #define COREPLL_M6 4 /* CORE_CLKOUTM6 = 500 MHZ */
  50. /*
  51. * USB PHY clock is 960 MHZ. Since, this comes directly from Fdll, Fdll
  52. * frequency needs to be set to 960 MHZ. Hence,
  53. * For clkout = 192 MHZ, Fdll = 960 MHZ, divider values are given below
  54. */
  55. #define PERPLL_M 960
  56. #define PERPLL_N (OSC-1)
  57. #define PERPLL_M2 5
  58. /* DDR Freq is 266 MHZ for now */
  59. /* Set Fdll = 400 MHZ , Fdll = M * 2 * CLKINP/ N + 1; clkout = Fdll /(2 * M2) */
  60. #define DDRPLL_M 266
  61. #define DDRPLL_N (OSC-1)
  62. #define DDRPLL_M2 1
  63. const struct cm_perpll *cmper = (struct cm_perpll *)CM_PER;
  64. const struct cm_wkuppll *cmwkup = (struct cm_wkuppll *)CM_WKUP;
  65. const struct cm_dpll *cmdpll = (struct cm_dpll *)CM_DPLL;
  66. const struct cm_rtc *cmrtc = (struct cm_rtc *)CM_RTC;
  67. static void enable_interface_clocks(void)
  68. {
  69. /* Enable all the Interconnect Modules */
  70. writel(PRCM_MOD_EN, &cmper->l3clkctrl);
  71. while (readl(&cmper->l3clkctrl) != PRCM_MOD_EN)
  72. ;
  73. writel(PRCM_MOD_EN, &cmper->l4lsclkctrl);
  74. while (readl(&cmper->l4lsclkctrl) != PRCM_MOD_EN)
  75. ;
  76. writel(PRCM_MOD_EN, &cmper->l4fwclkctrl);
  77. while (readl(&cmper->l4fwclkctrl) != PRCM_MOD_EN)
  78. ;
  79. writel(PRCM_MOD_EN, &cmwkup->wkl4wkclkctrl);
  80. while (readl(&cmwkup->wkl4wkclkctrl) != PRCM_MOD_EN)
  81. ;
  82. writel(PRCM_MOD_EN, &cmper->l3instrclkctrl);
  83. while (readl(&cmper->l3instrclkctrl) != PRCM_MOD_EN)
  84. ;
  85. writel(PRCM_MOD_EN, &cmper->l4hsclkctrl);
  86. while (readl(&cmper->l4hsclkctrl) != PRCM_MOD_EN)
  87. ;
  88. writel(PRCM_MOD_EN, &cmwkup->wkgpio0clkctrl);
  89. while (readl(&cmwkup->wkgpio0clkctrl) != PRCM_MOD_EN)
  90. ;
  91. }
  92. /*
  93. * Force power domain wake up transition
  94. * Ensure that the corresponding interface clock is active before
  95. * using the peripheral
  96. */
  97. static void power_domain_wkup_transition(void)
  98. {
  99. writel(PRCM_FORCE_WAKEUP, &cmper->l3clkstctrl);
  100. writel(PRCM_FORCE_WAKEUP, &cmper->l4lsclkstctrl);
  101. writel(PRCM_FORCE_WAKEUP, &cmwkup->wkclkstctrl);
  102. writel(PRCM_FORCE_WAKEUP, &cmper->l4fwclkstctrl);
  103. writel(PRCM_FORCE_WAKEUP, &cmper->l3sclkstctrl);
  104. }
  105. /*
  106. * Enable the peripheral clock for required peripherals
  107. */
  108. static void enable_per_clocks(void)
  109. {
  110. /* Enable the control module though RBL would have done it*/
  111. writel(PRCM_MOD_EN, &cmwkup->wkctrlclkctrl);
  112. while (readl(&cmwkup->wkctrlclkctrl) != PRCM_MOD_EN)
  113. ;
  114. /* Enable the module clock */
  115. writel(PRCM_MOD_EN, &cmper->timer2clkctrl);
  116. while (readl(&cmper->timer2clkctrl) != PRCM_MOD_EN)
  117. ;
  118. /* Select the Master osc 24 MHZ as Timer2 clock source */
  119. writel(0x1, &cmdpll->clktimer2clk);
  120. /* UART0 */
  121. writel(PRCM_MOD_EN, &cmwkup->wkup_uart0ctrl);
  122. while (readl(&cmwkup->wkup_uart0ctrl) != PRCM_MOD_EN)
  123. ;
  124. /* UART1 */
  125. #ifdef CONFIG_SERIAL2
  126. writel(PRCM_MOD_EN, &cmper->uart1clkctrl);
  127. while (readl(&cmper->uart1clkctrl) != PRCM_MOD_EN)
  128. ;
  129. #endif /* CONFIG_SERIAL2 */
  130. /* UART2 */
  131. #ifdef CONFIG_SERIAL3
  132. writel(PRCM_MOD_EN, &cmper->uart2clkctrl);
  133. while (readl(&cmper->uart2clkctrl) != PRCM_MOD_EN)
  134. ;
  135. #endif /* CONFIG_SERIAL3 */
  136. /* UART3 */
  137. #ifdef CONFIG_SERIAL4
  138. writel(PRCM_MOD_EN, &cmper->uart3clkctrl);
  139. while (readl(&cmper->uart3clkctrl) != PRCM_MOD_EN)
  140. ;
  141. #endif /* CONFIG_SERIAL4 */
  142. /* UART4 */
  143. #ifdef CONFIG_SERIAL5
  144. writel(PRCM_MOD_EN, &cmper->uart4clkctrl);
  145. while (readl(&cmper->uart4clkctrl) != PRCM_MOD_EN)
  146. ;
  147. #endif /* CONFIG_SERIAL5 */
  148. /* UART5 */
  149. #ifdef CONFIG_SERIAL6
  150. writel(PRCM_MOD_EN, &cmper->uart5clkctrl);
  151. while (readl(&cmper->uart5clkctrl) != PRCM_MOD_EN)
  152. ;
  153. #endif /* CONFIG_SERIAL6 */
  154. /* GPMC */
  155. writel(PRCM_MOD_EN, &cmper->gpmcclkctrl);
  156. while (readl(&cmper->gpmcclkctrl) != PRCM_MOD_EN)
  157. ;
  158. /* ELM */
  159. writel(PRCM_MOD_EN, &cmper->elmclkctrl);
  160. while (readl(&cmper->elmclkctrl) != PRCM_MOD_EN)
  161. ;
  162. /* MMC0*/
  163. writel(PRCM_MOD_EN, &cmper->mmc0clkctrl);
  164. while (readl(&cmper->mmc0clkctrl) != PRCM_MOD_EN)
  165. ;
  166. /* i2c0 */
  167. writel(PRCM_MOD_EN, &cmwkup->wkup_i2c0ctrl);
  168. while (readl(&cmwkup->wkup_i2c0ctrl) != PRCM_MOD_EN)
  169. ;
  170. /* gpio1 module */
  171. writel(PRCM_MOD_EN, &cmper->gpio1clkctrl);
  172. while (readl(&cmper->gpio1clkctrl) != PRCM_MOD_EN)
  173. ;
  174. /* gpio2 module */
  175. writel(PRCM_MOD_EN, &cmper->gpio2clkctrl);
  176. while (readl(&cmper->gpio2clkctrl) != PRCM_MOD_EN)
  177. ;
  178. /* gpio3 module */
  179. writel(PRCM_MOD_EN, &cmper->gpio3clkctrl);
  180. while (readl(&cmper->gpio3clkctrl) != PRCM_MOD_EN)
  181. ;
  182. /* i2c1 */
  183. writel(PRCM_MOD_EN, &cmper->i2c1clkctrl);
  184. while (readl(&cmper->i2c1clkctrl) != PRCM_MOD_EN)
  185. ;
  186. /* Ethernet */
  187. writel(PRCM_MOD_EN, &cmper->cpgmac0clkctrl);
  188. while ((readl(&cmper->cpgmac0clkctrl) & CPGMAC0_IDLE) != PRCM_FUNCTL)
  189. ;
  190. /* spi0 */
  191. writel(PRCM_MOD_EN, &cmper->spi0clkctrl);
  192. while (readl(&cmper->spi0clkctrl) != PRCM_MOD_EN)
  193. ;
  194. /* RTC */
  195. writel(PRCM_MOD_EN, &cmrtc->rtcclkctrl);
  196. while (readl(&cmrtc->rtcclkctrl) != PRCM_MOD_EN)
  197. ;
  198. /* MUSB */
  199. writel(PRCM_MOD_EN, &cmper->usb0clkctrl);
  200. while (readl(&cmper->usb0clkctrl) != PRCM_MOD_EN)
  201. ;
  202. }
  203. static void mpu_pll_config(void)
  204. {
  205. u32 clkmode, clksel, div_m2;
  206. clkmode = readl(&cmwkup->clkmoddpllmpu);
  207. clksel = readl(&cmwkup->clkseldpllmpu);
  208. div_m2 = readl(&cmwkup->divm2dpllmpu);
  209. /* Set the PLL to bypass Mode */
  210. writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllmpu);
  211. while (readl(&cmwkup->idlestdpllmpu) != ST_MN_BYPASS)
  212. ;
  213. clksel = clksel & (~CLK_SEL_MASK);
  214. clksel = clksel | ((MPUPLL_M << CLK_SEL_SHIFT) | MPUPLL_N);
  215. writel(clksel, &cmwkup->clkseldpllmpu);
  216. div_m2 = div_m2 & ~CLK_DIV_MASK;
  217. div_m2 = div_m2 | MPUPLL_M2;
  218. writel(div_m2, &cmwkup->divm2dpllmpu);
  219. clkmode = clkmode | CLK_MODE_SEL;
  220. writel(clkmode, &cmwkup->clkmoddpllmpu);
  221. while (readl(&cmwkup->idlestdpllmpu) != ST_DPLL_CLK)
  222. ;
  223. }
  224. static void core_pll_config(void)
  225. {
  226. u32 clkmode, clksel, div_m4, div_m5, div_m6;
  227. clkmode = readl(&cmwkup->clkmoddpllcore);
  228. clksel = readl(&cmwkup->clkseldpllcore);
  229. div_m4 = readl(&cmwkup->divm4dpllcore);
  230. div_m5 = readl(&cmwkup->divm5dpllcore);
  231. div_m6 = readl(&cmwkup->divm6dpllcore);
  232. /* Set the PLL to bypass Mode */
  233. writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllcore);
  234. while (readl(&cmwkup->idlestdpllcore) != ST_MN_BYPASS)
  235. ;
  236. clksel = clksel & (~CLK_SEL_MASK);
  237. clksel = clksel | ((COREPLL_M << CLK_SEL_SHIFT) | COREPLL_N);
  238. writel(clksel, &cmwkup->clkseldpllcore);
  239. div_m4 = div_m4 & ~CLK_DIV_MASK;
  240. div_m4 = div_m4 | COREPLL_M4;
  241. writel(div_m4, &cmwkup->divm4dpllcore);
  242. div_m5 = div_m5 & ~CLK_DIV_MASK;
  243. div_m5 = div_m5 | COREPLL_M5;
  244. writel(div_m5, &cmwkup->divm5dpllcore);
  245. div_m6 = div_m6 & ~CLK_DIV_MASK;
  246. div_m6 = div_m6 | COREPLL_M6;
  247. writel(div_m6, &cmwkup->divm6dpllcore);
  248. clkmode = clkmode | CLK_MODE_SEL;
  249. writel(clkmode, &cmwkup->clkmoddpllcore);
  250. while (readl(&cmwkup->idlestdpllcore) != ST_DPLL_CLK)
  251. ;
  252. }
  253. static void per_pll_config(void)
  254. {
  255. u32 clkmode, clksel, div_m2;
  256. clkmode = readl(&cmwkup->clkmoddpllper);
  257. clksel = readl(&cmwkup->clkseldpllper);
  258. div_m2 = readl(&cmwkup->divm2dpllper);
  259. /* Set the PLL to bypass Mode */
  260. writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllper);
  261. while (readl(&cmwkup->idlestdpllper) != ST_MN_BYPASS)
  262. ;
  263. clksel = clksel & (~CLK_SEL_MASK);
  264. clksel = clksel | ((PERPLL_M << CLK_SEL_SHIFT) | PERPLL_N);
  265. writel(clksel, &cmwkup->clkseldpllper);
  266. div_m2 = div_m2 & ~CLK_DIV2_MASK;
  267. div_m2 = div_m2 | PERPLL_M2;
  268. writel(div_m2, &cmwkup->divm2dpllper);
  269. clkmode = clkmode | CLK_MODE_SEL;
  270. writel(clkmode, &cmwkup->clkmoddpllper);
  271. while (readl(&cmwkup->idlestdpllper) != ST_DPLL_CLK)
  272. ;
  273. writel(DPLL_CLKDCOLDO_GATE_CTRL, &cmwkup->clkdcoldodpllper);
  274. }
  275. void ddr_pll_config(unsigned int ddrpll_m)
  276. {
  277. u32 clkmode, clksel, div_m2;
  278. clkmode = readl(&cmwkup->clkmoddpllddr);
  279. clksel = readl(&cmwkup->clkseldpllddr);
  280. div_m2 = readl(&cmwkup->divm2dpllddr);
  281. /* Set the PLL to bypass Mode */
  282. clkmode = (clkmode & CLK_MODE_MASK) | PLL_BYPASS_MODE;
  283. writel(clkmode, &cmwkup->clkmoddpllddr);
  284. /* Wait till bypass mode is enabled */
  285. while ((readl(&cmwkup->idlestdpllddr) & ST_MN_BYPASS)
  286. != ST_MN_BYPASS)
  287. ;
  288. clksel = clksel & (~CLK_SEL_MASK);
  289. clksel = clksel | ((ddrpll_m << CLK_SEL_SHIFT) | DDRPLL_N);
  290. writel(clksel, &cmwkup->clkseldpllddr);
  291. div_m2 = div_m2 & CLK_DIV_SEL;
  292. div_m2 = div_m2 | DDRPLL_M2;
  293. writel(div_m2, &cmwkup->divm2dpllddr);
  294. clkmode = (clkmode & CLK_MODE_MASK) | CLK_MODE_SEL;
  295. writel(clkmode, &cmwkup->clkmoddpllddr);
  296. /* Wait till dpll is locked */
  297. while ((readl(&cmwkup->idlestdpllddr) & ST_DPLL_CLK) != ST_DPLL_CLK)
  298. ;
  299. }
  300. void enable_emif_clocks(void)
  301. {
  302. /* Enable the EMIF_FW Functional clock */
  303. writel(PRCM_MOD_EN, &cmper->emiffwclkctrl);
  304. /* Enable EMIF0 Clock */
  305. writel(PRCM_MOD_EN, &cmper->emifclkctrl);
  306. /* Poll if module is functional */
  307. while ((readl(&cmper->emifclkctrl)) != PRCM_MOD_EN)
  308. ;
  309. }
  310. /*
  311. * Configure the PLL/PRCM for necessary peripherals
  312. */
  313. void pll_init()
  314. {
  315. mpu_pll_config();
  316. core_pll_config();
  317. per_pll_config();
  318. /* Enable the required interconnect clocks */
  319. enable_interface_clocks();
  320. /* Power domain wake up transition */
  321. power_domain_wkup_transition();
  322. /* Enable the required peripherals */
  323. enable_per_clocks();
  324. }