clock.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286
  1. /*
  2. * clock.c
  3. *
  4. * clocks for AM33XX based boards
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <asm/arch/cpu.h>
  20. #include <asm/arch/clock.h>
  21. #include <asm/arch/hardware.h>
  22. #include <asm/io.h>
  23. #define PRCM_MOD_EN 0x2
  24. #define PRCM_FORCE_WAKEUP 0x2
  25. #define PRCM_EMIF_CLK_ACTIVITY BIT(2)
  26. #define PRCM_L3_GCLK_ACTIVITY BIT(4)
  27. #define PLL_BYPASS_MODE 0x4
  28. #define ST_MN_BYPASS 0x00000100
  29. #define ST_DPLL_CLK 0x00000001
  30. #define CLK_SEL_MASK 0x7ffff
  31. #define CLK_DIV_MASK 0x1f
  32. #define CLK_DIV2_MASK 0x7f
  33. #define CLK_SEL_SHIFT 0x8
  34. #define CLK_MODE_SEL 0x7
  35. #define CLK_MODE_MASK 0xfffffff8
  36. #define CLK_DIV_SEL 0xFFFFFFE0
  37. const struct cm_perpll *cmper = (struct cm_perpll *)CM_PER;
  38. const struct cm_wkuppll *cmwkup = (struct cm_wkuppll *)CM_WKUP;
  39. const struct cm_dpll *cmdpll = (struct cm_dpll *)CM_DPLL;
  40. static void enable_interface_clocks(void)
  41. {
  42. /* Enable all the Interconnect Modules */
  43. writel(PRCM_MOD_EN, &cmper->l3clkctrl);
  44. while (readl(&cmper->l3clkctrl) != PRCM_MOD_EN)
  45. ;
  46. writel(PRCM_MOD_EN, &cmper->l4lsclkctrl);
  47. while (readl(&cmper->l4lsclkctrl) != PRCM_MOD_EN)
  48. ;
  49. writel(PRCM_MOD_EN, &cmper->l4fwclkctrl);
  50. while (readl(&cmper->l4fwclkctrl) != PRCM_MOD_EN)
  51. ;
  52. writel(PRCM_MOD_EN, &cmwkup->wkl4wkclkctrl);
  53. while (readl(&cmwkup->wkl4wkclkctrl) != PRCM_MOD_EN)
  54. ;
  55. writel(PRCM_MOD_EN, &cmper->l3instrclkctrl);
  56. while (readl(&cmper->l3instrclkctrl) != PRCM_MOD_EN)
  57. ;
  58. writel(PRCM_MOD_EN, &cmper->l4hsclkctrl);
  59. while (readl(&cmper->l4hsclkctrl) != PRCM_MOD_EN)
  60. ;
  61. }
  62. /*
  63. * Force power domain wake up transition
  64. * Ensure that the corresponding interface clock is active before
  65. * using the peripheral
  66. */
  67. static void power_domain_wkup_transition(void)
  68. {
  69. writel(PRCM_FORCE_WAKEUP, &cmper->l3clkstctrl);
  70. writel(PRCM_FORCE_WAKEUP, &cmper->l4lsclkstctrl);
  71. writel(PRCM_FORCE_WAKEUP, &cmwkup->wkclkstctrl);
  72. writel(PRCM_FORCE_WAKEUP, &cmper->l4fwclkstctrl);
  73. writel(PRCM_FORCE_WAKEUP, &cmper->l3sclkstctrl);
  74. }
  75. /*
  76. * Enable the peripheral clock for required peripherals
  77. */
  78. static void enable_per_clocks(void)
  79. {
  80. /* Enable the control module though RBL would have done it*/
  81. writel(PRCM_MOD_EN, &cmwkup->wkctrlclkctrl);
  82. while (readl(&cmwkup->wkctrlclkctrl) != PRCM_MOD_EN)
  83. ;
  84. /* Enable the module clock */
  85. writel(PRCM_MOD_EN, &cmper->timer2clkctrl);
  86. while (readl(&cmper->timer2clkctrl) != PRCM_MOD_EN)
  87. ;
  88. /* Select the Master osc 24 MHZ as Timer2 clock source */
  89. writel(0x1, &cmdpll->clktimer2clk);
  90. /* UART0 */
  91. writel(PRCM_MOD_EN, &cmwkup->wkup_uart0ctrl);
  92. while (readl(&cmwkup->wkup_uart0ctrl) != PRCM_MOD_EN)
  93. ;
  94. /* MMC0*/
  95. writel(PRCM_MOD_EN, &cmper->mmc0clkctrl);
  96. while (readl(&cmper->mmc0clkctrl) != PRCM_MOD_EN)
  97. ;
  98. /* i2c0 */
  99. writel(PRCM_MOD_EN, &cmwkup->wkup_i2c0ctrl);
  100. while (readl(&cmwkup->wkup_i2c0ctrl) != PRCM_MOD_EN)
  101. ;
  102. }
  103. static void mpu_pll_config(void)
  104. {
  105. u32 clkmode, clksel, div_m2;
  106. clkmode = readl(&cmwkup->clkmoddpllmpu);
  107. clksel = readl(&cmwkup->clkseldpllmpu);
  108. div_m2 = readl(&cmwkup->divm2dpllmpu);
  109. /* Set the PLL to bypass Mode */
  110. writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllmpu);
  111. while (readl(&cmwkup->idlestdpllmpu) != ST_MN_BYPASS)
  112. ;
  113. clksel = clksel & (~CLK_SEL_MASK);
  114. clksel = clksel | ((MPUPLL_M << CLK_SEL_SHIFT) | MPUPLL_N);
  115. writel(clksel, &cmwkup->clkseldpllmpu);
  116. div_m2 = div_m2 & ~CLK_DIV_MASK;
  117. div_m2 = div_m2 | MPUPLL_M2;
  118. writel(div_m2, &cmwkup->divm2dpllmpu);
  119. clkmode = clkmode | CLK_MODE_SEL;
  120. writel(clkmode, &cmwkup->clkmoddpllmpu);
  121. while (readl(&cmwkup->idlestdpllmpu) != ST_DPLL_CLK)
  122. ;
  123. }
  124. static void core_pll_config(void)
  125. {
  126. u32 clkmode, clksel, div_m4, div_m5, div_m6;
  127. clkmode = readl(&cmwkup->clkmoddpllcore);
  128. clksel = readl(&cmwkup->clkseldpllcore);
  129. div_m4 = readl(&cmwkup->divm4dpllcore);
  130. div_m5 = readl(&cmwkup->divm5dpllcore);
  131. div_m6 = readl(&cmwkup->divm6dpllcore);
  132. /* Set the PLL to bypass Mode */
  133. writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllcore);
  134. while (readl(&cmwkup->idlestdpllcore) != ST_MN_BYPASS)
  135. ;
  136. clksel = clksel & (~CLK_SEL_MASK);
  137. clksel = clksel | ((COREPLL_M << CLK_SEL_SHIFT) | COREPLL_N);
  138. writel(clksel, &cmwkup->clkseldpllcore);
  139. div_m4 = div_m4 & ~CLK_DIV_MASK;
  140. div_m4 = div_m4 | COREPLL_M4;
  141. writel(div_m4, &cmwkup->divm4dpllcore);
  142. div_m5 = div_m5 & ~CLK_DIV_MASK;
  143. div_m5 = div_m5 | COREPLL_M5;
  144. writel(div_m5, &cmwkup->divm5dpllcore);
  145. div_m6 = div_m6 & ~CLK_DIV_MASK;
  146. div_m6 = div_m6 | COREPLL_M6;
  147. writel(div_m6, &cmwkup->divm6dpllcore);
  148. clkmode = clkmode | CLK_MODE_SEL;
  149. writel(clkmode, &cmwkup->clkmoddpllcore);
  150. while (readl(&cmwkup->idlestdpllcore) != ST_DPLL_CLK)
  151. ;
  152. }
  153. static void per_pll_config(void)
  154. {
  155. u32 clkmode, clksel, div_m2;
  156. clkmode = readl(&cmwkup->clkmoddpllper);
  157. clksel = readl(&cmwkup->clkseldpllper);
  158. div_m2 = readl(&cmwkup->divm2dpllper);
  159. /* Set the PLL to bypass Mode */
  160. writel(PLL_BYPASS_MODE, &cmwkup->clkmoddpllper);
  161. while (readl(&cmwkup->idlestdpllper) != ST_MN_BYPASS)
  162. ;
  163. clksel = clksel & (~CLK_SEL_MASK);
  164. clksel = clksel | ((PERPLL_M << CLK_SEL_SHIFT) | PERPLL_N);
  165. writel(clksel, &cmwkup->clkseldpllper);
  166. div_m2 = div_m2 & ~CLK_DIV2_MASK;
  167. div_m2 = div_m2 | PERPLL_M2;
  168. writel(div_m2, &cmwkup->divm2dpllper);
  169. clkmode = clkmode | CLK_MODE_SEL;
  170. writel(clkmode, &cmwkup->clkmoddpllper);
  171. while (readl(&cmwkup->idlestdpllper) != ST_DPLL_CLK)
  172. ;
  173. }
  174. static void ddr_pll_config(void)
  175. {
  176. u32 clkmode, clksel, div_m2;
  177. clkmode = readl(&cmwkup->clkmoddpllddr);
  178. clksel = readl(&cmwkup->clkseldpllddr);
  179. div_m2 = readl(&cmwkup->divm2dpllddr);
  180. /* Set the PLL to bypass Mode */
  181. clkmode = (clkmode & CLK_MODE_MASK) | PLL_BYPASS_MODE;
  182. writel(clkmode, &cmwkup->clkmoddpllddr);
  183. /* Wait till bypass mode is enabled */
  184. while ((readl(&cmwkup->idlestdpllddr) & ST_MN_BYPASS)
  185. != ST_MN_BYPASS)
  186. ;
  187. clksel = clksel & (~CLK_SEL_MASK);
  188. clksel = clksel | ((DDRPLL_M << CLK_SEL_SHIFT) | DDRPLL_N);
  189. writel(clksel, &cmwkup->clkseldpllddr);
  190. div_m2 = div_m2 & CLK_DIV_SEL;
  191. div_m2 = div_m2 | DDRPLL_M2;
  192. writel(div_m2, &cmwkup->divm2dpllddr);
  193. clkmode = (clkmode & CLK_MODE_MASK) | CLK_MODE_SEL;
  194. writel(clkmode, &cmwkup->clkmoddpllddr);
  195. /* Wait till dpll is locked */
  196. while ((readl(&cmwkup->idlestdpllddr) & ST_DPLL_CLK) != ST_DPLL_CLK)
  197. ;
  198. }
  199. void enable_emif_clocks(void)
  200. {
  201. /* Enable the EMIF_FW Functional clock */
  202. writel(PRCM_MOD_EN, &cmper->emiffwclkctrl);
  203. /* Enable EMIF0 Clock */
  204. writel(PRCM_MOD_EN, &cmper->emifclkctrl);
  205. /* Poll for emif_gclk & L3_G clock are active */
  206. while ((readl(&cmper->l3clkstctrl) & (PRCM_EMIF_CLK_ACTIVITY |
  207. PRCM_L3_GCLK_ACTIVITY)) != (PRCM_EMIF_CLK_ACTIVITY |
  208. PRCM_L3_GCLK_ACTIVITY))
  209. ;
  210. /* Poll if module is functional */
  211. while ((readl(&cmper->emifclkctrl)) != PRCM_MOD_EN)
  212. ;
  213. }
  214. /*
  215. * Configure the PLL/PRCM for necessary peripherals
  216. */
  217. void pll_init()
  218. {
  219. mpu_pll_config();
  220. core_pll_config();
  221. per_pll_config();
  222. ddr_pll_config();
  223. /* Enable the required interconnect clocks */
  224. enable_interface_clocks();
  225. /* Power domain wake up transition */
  226. power_domain_wkup_transition();
  227. /* Enable the required peripherals */
  228. enable_per_clocks();
  229. }