am3517_crane.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * am3517_crane.h - Default configuration for AM3517 CraneBoard.
  3. *
  4. * Author: Srinath.R <srinath@mistralsolutions.com>
  5. *
  6. * Based on include/configs/am3517evm.h
  7. *
  8. * Copyright (C) 2011 Mistral Solutions pvt Ltd
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #ifndef __CONFIG_H
  25. #define __CONFIG_H
  26. /*
  27. * High Level Configuration Options
  28. */
  29. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  30. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  31. #define CONFIG_OMAP3_AM3517CRANE 1 /* working with CRANEBOARD */
  32. #define CONFIG_EMIF4 /* The chip has EMIF4 controller */
  33. #include <asm/arch/cpu.h> /* get chip and board defs */
  34. #include <asm/arch/omap3.h>
  35. /*
  36. * Display CPU and Board information
  37. */
  38. #define CONFIG_DISPLAY_CPUINFO 1
  39. #define CONFIG_DISPLAY_BOARDINFO 1
  40. /* Clock Defines */
  41. #define V_OSCK 26000000 /* Clock output from T2 */
  42. #define V_SCLK (V_OSCK >> 1)
  43. #undef CONFIG_USE_IRQ /* no support for IRQs */
  44. #define CONFIG_MISC_INIT_R
  45. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  46. #define CONFIG_SETUP_MEMORY_TAGS 1
  47. #define CONFIG_INITRD_TAG 1
  48. #define CONFIG_REVISION_TAG 1
  49. /*
  50. * Size of malloc() pool
  51. */
  52. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
  53. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  54. /* initial data */
  55. /*
  56. * DDR related
  57. */
  58. #define CONFIG_OMAP3_MICRON_DDR 1 /* Micron DDR */
  59. #define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
  60. /*
  61. * Hardware drivers
  62. */
  63. /*
  64. * NS16550 Configuration
  65. */
  66. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  67. #define CONFIG_SYS_NS16550
  68. #define CONFIG_SYS_NS16550_SERIAL
  69. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  70. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  71. /*
  72. * select serial console configuration
  73. */
  74. #define CONFIG_CONS_INDEX 3
  75. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  76. #define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */
  77. /* allow to overwrite serial and ethaddr */
  78. #define CONFIG_ENV_OVERWRITE
  79. #define CONFIG_BAUDRATE 115200
  80. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  81. 115200}
  82. #define CONFIG_GENERIC_MMC 1
  83. #define CONFIG_MMC 1
  84. #define CONFIG_OMAP_HSMMC 1
  85. #define CONFIG_DOS_PARTITION 1
  86. /*
  87. * USB configuration
  88. * Enable CONFIG_MUSB_HCD for Host functionalities MSC, keyboard
  89. * Enable CONFIG_MUSB_UDC for Device functionalities.
  90. */
  91. #define CONFIG_USB_AM35X 1
  92. #define CONFIG_MUSB_HCD 1
  93. #ifdef CONFIG_USB_AM35X
  94. #ifdef CONFIG_MUSB_HCD
  95. #define CONFIG_CMD_USB
  96. #define CONFIG_USB_STORAGE
  97. #define CONGIG_CMD_STORAGE
  98. #define CONFIG_CMD_FAT
  99. #ifdef CONFIG_USB_KEYBOARD
  100. #define CONFIG_SYS_USB_EVENT_POLL
  101. #define CONFIG_PREBOOT "usb start"
  102. #endif /* CONFIG_USB_KEYBOARD */
  103. #endif /* CONFIG_MUSB_HCD */
  104. #ifdef CONFIG_MUSB_UDC
  105. /* USB device configuration */
  106. #define CONFIG_USB_DEVICE 1
  107. #define CONFIG_USB_TTY 1
  108. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  109. /* Change these to suit your needs */
  110. #define CONFIG_USBD_VENDORID 0x0451
  111. #define CONFIG_USBD_PRODUCTID 0x5678
  112. #define CONFIG_USBD_MANUFACTURER "Texas Instruments"
  113. #define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE"
  114. #endif /* CONFIG_MUSB_UDC */
  115. #endif /* CONFIG_USB_AM35X */
  116. /* commands to include */
  117. #include <config_cmd_default.h>
  118. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  119. #define CONFIG_CMD_FAT /* FAT support */
  120. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  121. #define CONFIG_CMD_I2C /* I2C serial bus support */
  122. #define CONFIG_CMD_MMC /* MMC support */
  123. #define CONFIG_CMD_NAND /* NAND support */
  124. #define CONFIG_CMD_DHCP
  125. #define CONFIG_CMD_PING
  126. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  127. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  128. #undef CONFIG_CMD_IMI /* iminfo */
  129. #undef CONFIG_CMD_IMLS /* List all found images */
  130. #define CONFIG_SYS_NO_FLASH
  131. #define CONFIG_HARD_I2C 1
  132. #define CONFIG_SYS_I2C_SPEED 100000
  133. #define CONFIG_SYS_I2C_SLAVE 1
  134. #define CONFIG_SYS_I2C_BUS 0
  135. #define CONFIG_SYS_I2C_BUS_SELECT 1
  136. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  137. #undef CONFIG_CMD_NET
  138. #undef CONFIG_CMD_NFS
  139. /*
  140. * Board NAND Info.
  141. */
  142. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  143. /* to access nand */
  144. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  145. /* to access */
  146. /* nand at CS0 */
  147. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
  148. /* NAND devices */
  149. #define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
  150. #define CONFIG_JFFS2_NAND
  151. /* nand device jffs2 lives on */
  152. #define CONFIG_JFFS2_DEV "nand0"
  153. /* start of jffs2 partition */
  154. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  155. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
  156. /* Environment information */
  157. #define CONFIG_BOOTDELAY 10
  158. #define CONFIG_BOOTFILE "uImage"
  159. #define CONFIG_EXTRA_ENV_SETTINGS \
  160. "loadaddr=0x82000000\0" \
  161. "console=ttyS2,115200n8\0" \
  162. "mmcdev=0\0" \
  163. "mmcargs=setenv bootargs console=${console} " \
  164. "root=/dev/mmcblk0p2 rw " \
  165. "rootfstype=ext3 rootwait\0" \
  166. "nandargs=setenv bootargs console=${console} " \
  167. "root=/dev/mtdblock4 rw " \
  168. "rootfstype=jffs2\0" \
  169. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  170. "bootscript=echo Running bootscript from mmc ...; " \
  171. "source ${loadaddr}\0" \
  172. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  173. "mmcboot=echo Booting from mmc ...; " \
  174. "run mmcargs; " \
  175. "bootm ${loadaddr}\0" \
  176. "nandboot=echo Booting from nand ...; " \
  177. "run nandargs; " \
  178. "nand read ${loadaddr} 280000 400000; " \
  179. "bootm ${loadaddr}\0" \
  180. #define CONFIG_BOOTCOMMAND \
  181. "if mmc rescan ${mmcdev}; then " \
  182. "if run loadbootscript; then " \
  183. "run bootscript; " \
  184. "else " \
  185. "if run loaduimage; then " \
  186. "run mmcboot; " \
  187. "else run nandboot; " \
  188. "fi; " \
  189. "fi; " \
  190. "else run nandboot; fi"
  191. #define CONFIG_AUTO_COMPLETE 1
  192. /*
  193. * Miscellaneous configurable options
  194. */
  195. #define V_PROMPT "AM3517_CRANE # "
  196. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  197. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  198. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  199. #define CONFIG_SYS_PROMPT V_PROMPT
  200. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  201. /* Print Buffer Size */
  202. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  203. sizeof(CONFIG_SYS_PROMPT) + 16)
  204. #define CONFIG_SYS_MAXARGS 32 /* max number of command */
  205. /* args */
  206. /* Boot Argument Buffer Size */
  207. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  208. /* memtest works on */
  209. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
  210. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  211. 0x01F00000) /* 31MB */
  212. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
  213. /* address */
  214. /*
  215. * AM3517 has 12 GP timers, they can be driven by the system clock
  216. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  217. * This rate is divided by a local divisor.
  218. */
  219. #define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
  220. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  221. #define CONFIG_SYS_HZ 1000
  222. /*-----------------------------------------------------------------------
  223. * Stack sizes
  224. *
  225. * The stack sizes are set up in start.S using the settings below
  226. */
  227. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  228. #ifdef CONFIG_USE_IRQ
  229. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  230. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  231. #endif
  232. /*-----------------------------------------------------------------------
  233. * Physical Memory Map
  234. */
  235. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  236. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  237. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  238. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  239. /* SDRAM Bank Allocation method */
  240. #define SDRC_R_B_C 1
  241. /*-----------------------------------------------------------------------
  242. * FLASH and environment organization
  243. */
  244. /* **** PISMO SUPPORT *** */
  245. /* Configure the PISMO */
  246. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  247. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  248. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
  249. /* on one chip */
  250. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  251. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  252. #define CONFIG_SYS_FLASH_BASE PISMO1_NAND_BASE
  253. /* Monitor at start of flash */
  254. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  255. #define CONFIG_NAND_OMAP_GPMC
  256. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  257. #define CONFIG_ENV_IS_IN_NAND 1
  258. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  259. #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */
  260. #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
  261. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  262. /*-----------------------------------------------------------------------
  263. * CFI FLASH driver setup
  264. */
  265. /* timeout values are in ticks */
  266. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  267. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  268. /* Flash banks JFFS2 should use */
  269. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  270. CONFIG_SYS_MAX_NAND_DEVICE)
  271. #define CONFIG_SYS_JFFS2_MEM_NAND
  272. /* use flash_info[2] */
  273. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  274. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  275. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  276. #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
  277. #define CONFIG_SYS_INIT_RAM_SIZE 0x800
  278. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
  279. CONFIG_SYS_INIT_RAM_SIZE - \
  280. GENERATED_GBL_DATA_SIZE)
  281. #endif /* __CONFIG_H */