immap_85xx.h 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741
  1. /*
  2. * MPC85xx Internal Memory Map
  3. *
  4. * Copyright 2007-2009 Freescale Semiconductor, Inc.
  5. *
  6. * Copyright(c) 2002,2003 Motorola Inc.
  7. * Xianghua Xiao (x.xiao@motorola.com)
  8. *
  9. */
  10. #ifndef __IMMAP_85xx__
  11. #define __IMMAP_85xx__
  12. #include <asm/types.h>
  13. #include <asm/fsl_i2c.h>
  14. #include <asm/fsl_lbc.h>
  15. /*
  16. * Local-Access Registers and ECM Registers(0x0000-0x2000)
  17. */
  18. typedef struct ccsr_local_ecm {
  19. uint ccsrbar; /* 0x0 - Control Configuration Status Registers Base Address Register */
  20. char res1[4];
  21. uint altcbar; /* 0x8 - Alternate Configuration Base Address Register */
  22. char res2[4];
  23. uint altcar; /* 0x10 - Alternate Configuration Attribute Register */
  24. char res3[12];
  25. uint bptr; /* 0x20 - Boot Page Translation Register */
  26. char res4[3044];
  27. uint lawbar0; /* 0xc08 - Local Access Window 0 Base Address Register */
  28. char res5[4];
  29. uint lawar0; /* 0xc10 - Local Access Window 0 Attributes Register */
  30. char res6[20];
  31. uint lawbar1; /* 0xc28 - Local Access Window 1 Base Address Register */
  32. char res7[4];
  33. uint lawar1; /* 0xc30 - Local Access Window 1 Attributes Register */
  34. char res8[20];
  35. uint lawbar2; /* 0xc48 - Local Access Window 2 Base Address Register */
  36. char res9[4];
  37. uint lawar2; /* 0xc50 - Local Access Window 2 Attributes Register */
  38. char res10[20];
  39. uint lawbar3; /* 0xc68 - Local Access Window 3 Base Address Register */
  40. char res11[4];
  41. uint lawar3; /* 0xc70 - Local Access Window 3 Attributes Register */
  42. char res12[20];
  43. uint lawbar4; /* 0xc88 - Local Access Window 4 Base Address Register */
  44. char res13[4];
  45. uint lawar4; /* 0xc90 - Local Access Window 4 Attributes Register */
  46. char res14[20];
  47. uint lawbar5; /* 0xca8 - Local Access Window 5 Base Address Register */
  48. char res15[4];
  49. uint lawar5; /* 0xcb0 - Local Access Window 5 Attributes Register */
  50. char res16[20];
  51. uint lawbar6; /* 0xcc8 - Local Access Window 6 Base Address Register */
  52. char res17[4];
  53. uint lawar6; /* 0xcd0 - Local Access Window 6 Attributes Register */
  54. char res18[20];
  55. uint lawbar7; /* 0xce8 - Local Access Window 7 Base Address Register */
  56. char res19[4];
  57. uint lawar7; /* 0xcf0 - Local Access Window 7 Attributes Register */
  58. char res19_8a[20];
  59. uint lawbar8; /* 0xd08 - Local Access Window 8 Base Address Register */
  60. char res19_8b[4];
  61. uint lawar8; /* 0xd10 - Local Access Window 8 Attributes Register */
  62. char res19_9a[20];
  63. uint lawbar9; /* 0xd28 - Local Access Window 9 Base Address Register */
  64. char res19_9b[4];
  65. uint lawar9; /* 0xd30 - Local Access Window 9 Attributes Register */
  66. char res19_10a[20];
  67. uint lawbar10; /* 0xd48 - Local Access Window 10 Base Address Register */
  68. char res19_10b[4];
  69. uint lawar10; /* 0xd50 - Local Access Window 10 Attributes Register */
  70. char res19_11a[20];
  71. uint lawbar11; /* 0xd68 - Local Access Window 11 Base Address Register */
  72. char res19_11b[4];
  73. uint lawar11; /* 0xd70 - Local Access Window 11 Attributes Register */
  74. char res20[652];
  75. uint eebacr; /* 0x1000 - ECM CCB Address Configuration Register */
  76. char res21[12];
  77. uint eebpcr; /* 0x1010 - ECM CCB Port Configuration Register */
  78. char res22[3564];
  79. uint eedr; /* 0x1e00 - ECM Error Detect Register */
  80. char res23[4];
  81. uint eeer; /* 0x1e08 - ECM Error Enable Register */
  82. uint eeatr; /* 0x1e0c - ECM Error Attributes Capture Register */
  83. uint eeadr; /* 0x1e10 - ECM Error Address Capture Register */
  84. char res24[492];
  85. } ccsr_local_ecm_t;
  86. /*
  87. * DDR memory controller registers(0x2000-0x3000)
  88. */
  89. typedef struct ccsr_ddr {
  90. uint cs0_bnds; /* 0x2000 - DDR Chip Select 0 Memory Bounds */
  91. char res1[4];
  92. uint cs1_bnds; /* 0x2008 - DDR Chip Select 1 Memory Bounds */
  93. char res2[4];
  94. uint cs2_bnds; /* 0x2010 - DDR Chip Select 2 Memory Bounds */
  95. char res3[4];
  96. uint cs3_bnds; /* 0x2018 - DDR Chip Select 3 Memory Bounds */
  97. char res4[100];
  98. uint cs0_config; /* 0x2080 - DDR Chip Select Configuration */
  99. uint cs1_config; /* 0x2084 - DDR Chip Select Configuration */
  100. uint cs2_config; /* 0x2088 - DDR Chip Select Configuration */
  101. uint cs3_config; /* 0x208c - DDR Chip Select Configuration */
  102. char res4a[48];
  103. uint cs0_config_2; /* 0x20c0 - DDR Chip Select Configuration 2 */
  104. uint cs1_config_2; /* 0x20c4 - DDR Chip Select Configuration 2 */
  105. uint cs2_config_2; /* 0x20c8 - DDR Chip Select Configuration 2 */
  106. uint cs3_config_2; /* 0x20cc - DDR Chip Select Configuration 2 */
  107. char res5[48];
  108. uint timing_cfg_3; /* 0x2100 - DDR SDRAM Timing Configuration Register 3 */
  109. uint timing_cfg_0; /* 0x2104 - DDR SDRAM Timing Configuration Register 0 */
  110. uint timing_cfg_1; /* 0x2108 - DDR SDRAM Timing Configuration Register 1 */
  111. uint timing_cfg_2; /* 0x210c - DDR SDRAM Timing Configuration Register 2 */
  112. uint sdram_cfg; /* 0x2110 - DDR SDRAM Control Configuration */
  113. uint sdram_cfg_2; /* 0x2114 - DDR SDRAM Control Configuration 2 */
  114. uint sdram_mode; /* 0x2118 - DDR SDRAM Mode Configuration */
  115. uint sdram_mode_2; /* 0x211c - DDR SDRAM Mode Configuration 2*/
  116. uint sdram_md_cntl; /* 0x2120 - DDR SDRAM Mode Control */
  117. uint sdram_interval; /* 0x2124 - DDR SDRAM Interval Configuration */
  118. uint sdram_data_init; /* 0x2128 - DDR SDRAM Data initialization */
  119. char res6[4];
  120. uint sdram_clk_cntl; /* 0x2130 - DDR SDRAM Clock Control */
  121. char res7[20];
  122. uint init_addr; /* 0x2148 - DDR training initialization address */
  123. uint init_ext_addr; /* 0x214C - DDR training initialization extended address */
  124. char res8_1[16];
  125. uint timing_cfg_4; /* 0x2160 - DDR SDRAM Timing Configuration Register 4 */
  126. uint timing_cfg_5; /* 0x2164 - DDR SDRAM Timing Configuration Register 5 */
  127. char reg8_1a[8];
  128. uint ddr_zq_cntl; /* 0x2170 - DDR ZQ calibration control*/
  129. uint ddr_wrlvl_cntl; /* 0x2174 - DDR write leveling control*/
  130. uint ddr_pd_cntl; /* 0x2178 - DDR pre-drive conditioning control*/
  131. uint ddr_sr_cntr; /* 0x217C - DDR self refresh counter */
  132. uint ddr_sdram_rcw_1; /* 0x2180 - DDR Register Control Words 1 */
  133. uint ddr_sdram_rcw_2; /* 0x2184 - DDR Register Control Words 2 */
  134. char res8_1b[2456];
  135. uint ddr_dsr1; /* 0x2B20 - DDR Debug Status Register 1 */
  136. uint ddr_dsr2; /* 0x2B24 - DDR Debug Status Register 2 */
  137. uint ddr_cdr1; /* 0x2B28 - DDR Control Driver Register 1 */
  138. uint ddr_cdr2; /* 0x2B2C - DDR Control Driver Register 2 */
  139. char res8_1c[200];
  140. uint ip_rev1; /* 0x2BF8 - DDR IP Block Revision 1 */
  141. uint ip_rev2; /* 0x2BFC - DDR IP Block Revision 2 */
  142. char res8_2[512];
  143. uint data_err_inject_hi; /* 0x2e00 - DDR Memory Data Path Error Injection Mask High */
  144. uint data_err_inject_lo; /* 0x2e04 - DDR Memory Data Path Error Injection Mask Low */
  145. uint ecc_err_inject; /* 0x2e08 - DDR Memory Data Path Error Injection Mask ECC */
  146. char res9[20];
  147. uint capture_data_hi; /* 0x2e20 - DDR Memory Data Path Read Capture High */
  148. uint capture_data_lo; /* 0x2e24 - DDR Memory Data Path Read Capture Low */
  149. uint capture_ecc; /* 0x2e28 - DDR Memory Data Path Read Capture ECC */
  150. char res10[20];
  151. uint err_detect; /* 0x2e40 - DDR Memory Error Detect */
  152. uint err_disable; /* 0x2e44 - DDR Memory Error Disable */
  153. uint err_int_en; /* 0x2e48 - DDR */
  154. uint capture_attributes; /* 0x2e4c - DDR Memory Error Attributes Capture */
  155. uint capture_address; /* 0x2e50 - DDR Memory Error Address Capture */
  156. uint capture_ext_address; /* 0x2e54 - DDR Memory Error Extended Address Capture */
  157. uint err_sbe; /* 0x2e58 - DDR Memory Single-Bit ECC Error Management */
  158. char res11[164];
  159. uint debug_1; /* 0x2f00 */
  160. uint debug_2;
  161. uint debug_3;
  162. uint debug_4;
  163. char res12[240];
  164. } ccsr_ddr_t;
  165. /*
  166. * I2C Registers(0x3000-0x4000)
  167. */
  168. typedef struct ccsr_i2c {
  169. struct fsl_i2c i2c[1];
  170. u8 res[4096 - 1 * sizeof(struct fsl_i2c)];
  171. } ccsr_i2c_t;
  172. #if defined(CONFIG_MPC8540) \
  173. || defined(CONFIG_MPC8541) \
  174. || defined(CONFIG_MPC8548) \
  175. || defined(CONFIG_MPC8555)
  176. /* DUART Registers(0x4000-0x5000) */
  177. typedef struct ccsr_duart {
  178. char res1[1280];
  179. u_char urbr1_uthr1_udlb1;/* 0x4500 - URBR1, UTHR1, UDLB1 with the same address offset of 0x04500 */
  180. u_char uier1_udmb1; /* 0x4501 - UIER1, UDMB1 with the same address offset of 0x04501 */
  181. u_char uiir1_ufcr1_uafr1;/* 0x4502 - UIIR1, UFCR1, UAFR1 with the same address offset of 0x04502 */
  182. u_char ulcr1; /* 0x4503 - UART1 Line Control Register */
  183. u_char umcr1; /* 0x4504 - UART1 Modem Control Register */
  184. u_char ulsr1; /* 0x4505 - UART1 Line Status Register */
  185. u_char umsr1; /* 0x4506 - UART1 Modem Status Register */
  186. u_char uscr1; /* 0x4507 - UART1 Scratch Register */
  187. char res2[8];
  188. u_char udsr1; /* 0x4510 - UART1 DMA Status Register */
  189. char res3[239];
  190. u_char urbr2_uthr2_udlb2;/* 0x4600 - URBR2, UTHR2, UDLB2 with the same address offset of 0x04600 */
  191. u_char uier2_udmb2; /* 0x4601 - UIER2, UDMB2 with the same address offset of 0x04601 */
  192. u_char uiir2_ufcr2_uafr2;/* 0x4602 - UIIR2, UFCR2, UAFR2 with the same address offset of 0x04602 */
  193. u_char ulcr2; /* 0x4603 - UART2 Line Control Register */
  194. u_char umcr2; /* 0x4604 - UART2 Modem Control Register */
  195. u_char ulsr2; /* 0x4605 - UART2 Line Status Register */
  196. u_char umsr2; /* 0x4606 - UART2 Modem Status Register */
  197. u_char uscr2; /* 0x4607 - UART2 Scratch Register */
  198. char res4[8];
  199. u_char udsr2; /* 0x4610 - UART2 DMA Status Register */
  200. char res5[2543];
  201. } ccsr_duart_t;
  202. #else /* MPC8560 uses UART on its CPM */
  203. typedef struct ccsr_duart {
  204. char res[4096];
  205. } ccsr_duart_t;
  206. #endif
  207. /* Local Bus Controller Registers(0x5000-0x6000) */
  208. /* Omitting OCeaN(0x6000) and Reserved(0x7000) block */
  209. typedef struct ccsr_lbc {
  210. uint br0; /* 0x5000 - LBC Base Register 0 */
  211. uint or0; /* 0x5004 - LBC Options Register 0 */
  212. uint br1; /* 0x5008 - LBC Base Register 1 */
  213. uint or1; /* 0x500c - LBC Options Register 1 */
  214. uint br2; /* 0x5010 - LBC Base Register 2 */
  215. uint or2; /* 0x5014 - LBC Options Register 2 */
  216. uint br3; /* 0x5018 - LBC Base Register 3 */
  217. uint or3; /* 0x501c - LBC Options Register 3 */
  218. uint br4; /* 0x5020 - LBC Base Register 4 */
  219. uint or4; /* 0x5024 - LBC Options Register 4 */
  220. uint br5; /* 0x5028 - LBC Base Register 5 */
  221. uint or5; /* 0x502c - LBC Options Register 5 */
  222. uint br6; /* 0x5030 - LBC Base Register 6 */
  223. uint or6; /* 0x5034 - LBC Options Register 6 */
  224. uint br7; /* 0x5038 - LBC Base Register 7 */
  225. uint or7; /* 0x503c - LBC Options Register 7 */
  226. char res1[40];
  227. uint mar; /* 0x5068 - LBC UPM Address Register */
  228. char res2[4];
  229. uint mamr; /* 0x5070 - LBC UPMA Mode Register */
  230. uint mbmr; /* 0x5074 - LBC UPMB Mode Register */
  231. uint mcmr; /* 0x5078 - LBC UPMC Mode Register */
  232. char res3[8];
  233. uint mrtpr; /* 0x5084 - LBC Memory Refresh Timer Prescaler Register */
  234. uint mdr; /* 0x5088 - LBC UPM Data Register */
  235. char res4[8];
  236. uint lsdmr; /* 0x5094 - LBC SDRAM Mode Register */
  237. char res5[8];
  238. uint lurt; /* 0x50a0 - LBC UPM Refresh Timer */
  239. uint lsrt; /* 0x50a4 - LBC SDRAM Refresh Timer */
  240. char res6[8];
  241. uint ltesr; /* 0x50b0 - LBC Transfer Error Status Register */
  242. uint ltedr; /* 0x50b4 - LBC Transfer Error Disable Register */
  243. uint lteir; /* 0x50b8 - LBC Transfer Error Interrupt Register */
  244. uint lteatr; /* 0x50bc - LBC Transfer Error Attributes Register */
  245. uint ltear; /* 0x50c0 - LBC Transfer Error Address Register */
  246. char res7[12];
  247. uint lbcr; /* 0x50d0 - LBC Configuration Register */
  248. uint lcrr; /* 0x50d4 - LBC Clock Ratio Register */
  249. char res8[3880];
  250. } ccsr_lbc_t;
  251. /*
  252. * eSPI Registers(0x7000-0x8000)
  253. */
  254. typedef struct ccsr_espi {
  255. uint mode; /* 0x00 - eSPI mode register */
  256. uint event; /* 0x04 - eSPI event register */
  257. uint mask; /* 0x08 - eSPI mask register */
  258. uint com; /* 0x0c - eSPI command register */
  259. uint tx; /* 0x10 - eSPI transmit FIFO access register */
  260. uint rx; /* 0x14 - eSPI receive FIFO access register */
  261. char res1[8]; /* reserved */
  262. uint csmode[4]; /* 0x20 - 0x2c: sSPI CS0/1/2/3 mode register */
  263. char res2[4048]; /* fill up to 0x1000 */
  264. } ccsr_espi_t;
  265. /*
  266. * PCI Registers(0x8000-0x9000)
  267. */
  268. typedef struct ccsr_pcix {
  269. uint cfg_addr; /* 0x8000 - PCIX Configuration Address Register */
  270. uint cfg_data; /* 0x8004 - PCIX Configuration Data Register */
  271. uint int_ack; /* 0x8008 - PCIX Interrupt Acknowledge Register */
  272. char res1[3060];
  273. uint potar0; /* 0x8c00 - PCIX Outbound Transaction Address Register 0 */
  274. uint potear0; /* 0x8c04 - PCIX Outbound Translation Extended Address Register 0 */
  275. uint powbar0; /* 0x8c08 - PCIX Outbound Window Base Address Register 0 */
  276. uint powbear0; /* 0x8c0c - PCIX Outbound Window Base Extended Address Register 0 */
  277. uint powar0; /* 0x8c10 - PCIX Outbound Window Attributes Register 0 */
  278. char res2[12];
  279. uint potar1; /* 0x8c20 - PCIX Outbound Transaction Address Register 1 */
  280. uint potear1; /* 0x8c24 - PCIX Outbound Translation Extended Address Register 1 */
  281. uint powbar1; /* 0x8c28 - PCIX Outbound Window Base Address Register 1 */
  282. uint powbear1; /* 0x8c2c - PCIX Outbound Window Base Extended Address Register 1 */
  283. uint powar1; /* 0x8c30 - PCIX Outbound Window Attributes Register 1 */
  284. char res3[12];
  285. uint potar2; /* 0x8c40 - PCIX Outbound Transaction Address Register 2 */
  286. uint potear2; /* 0x8c44 - PCIX Outbound Translation Extended Address Register 2 */
  287. uint powbar2; /* 0x8c48 - PCIX Outbound Window Base Address Register 2 */
  288. uint powbear2; /* 0x8c4c - PCIX Outbound Window Base Extended Address Register 2 */
  289. uint powar2; /* 0x8c50 - PCIX Outbound Window Attributes Register 2 */
  290. char res4[12];
  291. uint potar3; /* 0x8c60 - PCIX Outbound Transaction Address Register 3 */
  292. uint potear3; /* 0x8c64 - PCIX Outbound Translation Extended Address Register 3 */
  293. uint powbar3; /* 0x8c68 - PCIX Outbound Window Base Address Register 3 */
  294. uint powbear3; /* 0x8c6c - PCIX Outbound Window Base Extended Address Register 3 */
  295. uint powar3; /* 0x8c70 - PCIX Outbound Window Attributes Register 3 */
  296. char res5[12];
  297. uint potar4; /* 0x8c80 - PCIX Outbound Transaction Address Register 4 */
  298. uint potear4; /* 0x8c84 - PCIX Outbound Translation Extended Address Register 4 */
  299. uint powbar4; /* 0x8c88 - PCIX Outbound Window Base Address Register 4 */
  300. uint powbear4; /* 0x8c8c - PCIX Outbound Window Base Extended Address Register 4 */
  301. uint powar4; /* 0x8c90 - PCIX Outbound Window Attributes Register 4 */
  302. char res6[268];
  303. uint pitar3; /* 0x8da0 - PCIX Inbound Translation Address Register 3 */
  304. uint pitear3; /* 0x8da4 - PCIX Inbound Translation Extended Address Register 3 */
  305. uint piwbar3; /* 0x8da8 - PCIX Inbound Window Base Address Register 3 */
  306. uint piwbear3; /* 0x8dac - PCIX Inbound Window Base Extended Address Register 3 */
  307. uint piwar3; /* 0x8db0 - PCIX Inbound Window Attributes Register 3 */
  308. char res7[12];
  309. uint pitar2; /* 0x8dc0 - PCIX Inbound Translation Address Register 2 */
  310. uint pitear2; /* 0x8dc4 - PCIX Inbound Translation Extended Address Register 2 */
  311. uint piwbar2; /* 0x8dc8 - PCIX Inbound Window Base Address Register 2 */
  312. uint piwbear2; /* 0x8dcc - PCIX Inbound Window Base Extended Address Register 2 */
  313. uint piwar2; /* 0x8dd0 - PCIX Inbound Window Attributes Register 2 */
  314. char res8[12];
  315. uint pitar1; /* 0x8de0 - PCIX Inbound Translation Address Register 1 */
  316. uint pitear1; /* 0x8de4 - PCIX Inbound Translation Extended Address Register 1 */
  317. uint piwbar1; /* 0x8de8 - PCIX Inbound Window Base Address Register 1 */
  318. char res9[4];
  319. uint piwar1; /* 0x8df0 - PCIX Inbound Window Attributes Register 1 */
  320. char res10[12];
  321. uint pedr; /* 0x8e00 - PCIX Error Detect Register */
  322. uint pecdr; /* 0x8e04 - PCIX Error Capture Disable Register */
  323. uint peer; /* 0x8e08 - PCIX Error Enable Register */
  324. uint peattrcr; /* 0x8e0c - PCIX Error Attributes Capture Register */
  325. uint peaddrcr; /* 0x8e10 - PCIX Error Address Capture Register */
  326. uint peextaddrcr; /* 0x8e14 - PCIX Error Extended Address Capture Register */
  327. uint pedlcr; /* 0x8e18 - PCIX Error Data Low Capture Register */
  328. uint pedhcr; /* 0x8e1c - PCIX Error Error Data High Capture Register */
  329. uint gas_timr; /* 0x8e20 - PCIX Gasket Timer Register */
  330. char res11[476];
  331. } ccsr_pcix_t;
  332. #define PCIX_COMMAND 0x62
  333. #define POWAR_EN 0x80000000
  334. #define POWAR_IO_READ 0x00080000
  335. #define POWAR_MEM_READ 0x00040000
  336. #define POWAR_IO_WRITE 0x00008000
  337. #define POWAR_MEM_WRITE 0x00004000
  338. #define POWAR_MEM_512M 0x0000001c
  339. #define POWAR_IO_1M 0x00000013
  340. #define PIWAR_EN 0x80000000
  341. #define PIWAR_PF 0x20000000
  342. #define PIWAR_LOCAL 0x00f00000
  343. #define PIWAR_READ_SNOOP 0x00050000
  344. #define PIWAR_WRITE_SNOOP 0x00005000
  345. #define PIWAR_MEM_2G 0x0000001e
  346. /*
  347. * L2 Cache Registers(0x2_0000-0x2_1000)
  348. */
  349. typedef struct ccsr_l2cache {
  350. uint l2ctl; /* 0x20000 - L2 configuration register 0 */
  351. char res1[12];
  352. uint l2cewar0; /* 0x20010 - L2 cache external write address register 0 */
  353. char res2[4];
  354. uint l2cewcr0; /* 0x20018 - L2 cache external write control register 0 */
  355. char res3[4];
  356. uint l2cewar1; /* 0x20020 - L2 cache external write address register 1 */
  357. char res4[4];
  358. uint l2cewcr1; /* 0x20028 - L2 cache external write control register 1 */
  359. char res5[4];
  360. uint l2cewar2; /* 0x20030 - L2 cache external write address register 2 */
  361. char res6[4];
  362. uint l2cewcr2; /* 0x20038 - L2 cache external write control register 2 */
  363. char res7[4];
  364. uint l2cewar3; /* 0x20040 - L2 cache external write address register 3 */
  365. char res8[4];
  366. uint l2cewcr3; /* 0x20048 - L2 cache external write control register 3 */
  367. char res9[180];
  368. uint l2srbar0; /* 0x20100 - L2 memory-mapped SRAM base address register 0 */
  369. char res10[4];
  370. uint l2srbar1; /* 0x20108 - L2 memory-mapped SRAM base address register 1 */
  371. char res11[3316];
  372. uint l2errinjhi; /* 0x20e00 - L2 error injection mask high register */
  373. uint l2errinjlo; /* 0x20e04 - L2 error injection mask low register */
  374. uint l2errinjctl; /* 0x20e08 - L2 error injection tag/ECC control register */
  375. char res12[20];
  376. uint l2captdatahi; /* 0x20e20 - L2 error data high capture register */
  377. uint l2captdatalo; /* 0x20e24 - L2 error data low capture register */
  378. uint l2captecc; /* 0x20e28 - L2 error ECC capture register */
  379. char res13[20];
  380. uint l2errdet; /* 0x20e40 - L2 error detect register */
  381. uint l2errdis; /* 0x20e44 - L2 error disable register */
  382. uint l2errinten; /* 0x20e48 - L2 error interrupt enable register */
  383. uint l2errattr; /* 0x20e4c - L2 error attributes capture register */
  384. uint l2erraddr; /* 0x20e50 - L2 error address capture register */
  385. char res14[4];
  386. uint l2errctl; /* 0x20e58 - L2 error control register */
  387. char res15[420];
  388. } ccsr_l2cache_t;
  389. /*
  390. * DMA Registers(0x2_1000-0x2_2000)
  391. */
  392. typedef struct ccsr_dma {
  393. char res1[256];
  394. uint mr0; /* 0x21100 - DMA 0 Mode Register */
  395. uint sr0; /* 0x21104 - DMA 0 Status Register */
  396. char res2[4];
  397. uint clndar0; /* 0x2110c - DMA 0 Current Link Descriptor Address Register */
  398. uint satr0; /* 0x21110 - DMA 0 Source Attributes Register */
  399. uint sar0; /* 0x21114 - DMA 0 Source Address Register */
  400. uint datr0; /* 0x21118 - DMA 0 Destination Attributes Register */
  401. uint dar0; /* 0x2111c - DMA 0 Destination Address Register */
  402. uint bcr0; /* 0x21120 - DMA 0 Byte Count Register */
  403. char res3[4];
  404. uint nlndar0; /* 0x21128 - DMA 0 Next Link Descriptor Address Register */
  405. char res4[8];
  406. uint clabdar0; /* 0x21134 - DMA 0 Current List - Alternate Base Descriptor Address Register */
  407. char res5[4];
  408. uint nlsdar0; /* 0x2113c - DMA 0 Next List Descriptor Address Register */
  409. uint ssr0; /* 0x21140 - DMA 0 Source Stride Register */
  410. uint dsr0; /* 0x21144 - DMA 0 Destination Stride Register */
  411. char res6[56];
  412. uint mr1; /* 0x21180 - DMA 1 Mode Register */
  413. uint sr1; /* 0x21184 - DMA 1 Status Register */
  414. char res7[4];
  415. uint clndar1; /* 0x2118c - DMA 1 Current Link Descriptor Address Register */
  416. uint satr1; /* 0x21190 - DMA 1 Source Attributes Register */
  417. uint sar1; /* 0x21194 - DMA 1 Source Address Register */
  418. uint datr1; /* 0x21198 - DMA 1 Destination Attributes Register */
  419. uint dar1; /* 0x2119c - DMA 1 Destination Address Register */
  420. uint bcr1; /* 0x211a0 - DMA 1 Byte Count Register */
  421. char res8[4];
  422. uint nlndar1; /* 0x211a8 - DMA 1 Next Link Descriptor Address Register */
  423. char res9[8];
  424. uint clabdar1; /* 0x211b4 - DMA 1 Current List - Alternate Base Descriptor Address Register */
  425. char res10[4];
  426. uint nlsdar1; /* 0x211bc - DMA 1 Next List Descriptor Address Register */
  427. uint ssr1; /* 0x211c0 - DMA 1 Source Stride Register */
  428. uint dsr1; /* 0x211c4 - DMA 1 Destination Stride Register */
  429. char res11[56];
  430. uint mr2; /* 0x21200 - DMA 2 Mode Register */
  431. uint sr2; /* 0x21204 - DMA 2 Status Register */
  432. char res12[4];
  433. uint clndar2; /* 0x2120c - DMA 2 Current Link Descriptor Address Register */
  434. uint satr2; /* 0x21210 - DMA 2 Source Attributes Register */
  435. uint sar2; /* 0x21214 - DMA 2 Source Address Register */
  436. uint datr2; /* 0x21218 - DMA 2 Destination Attributes Register */
  437. uint dar2; /* 0x2121c - DMA 2 Destination Address Register */
  438. uint bcr2; /* 0x21220 - DMA 2 Byte Count Register */
  439. char res13[4];
  440. uint nlndar2; /* 0x21228 - DMA 2 Next Link Descriptor Address Register */
  441. char res14[8];
  442. uint clabdar2; /* 0x21234 - DMA 2 Current List - Alternate Base Descriptor Address Register */
  443. char res15[4];
  444. uint nlsdar2; /* 0x2123c - DMA 2 Next List Descriptor Address Register */
  445. uint ssr2; /* 0x21240 - DMA 2 Source Stride Register */
  446. uint dsr2; /* 0x21244 - DMA 2 Destination Stride Register */
  447. char res16[56];
  448. uint mr3; /* 0x21280 - DMA 3 Mode Register */
  449. uint sr3; /* 0x21284 - DMA 3 Status Register */
  450. char res17[4];
  451. uint clndar3; /* 0x2128c - DMA 3 Current Link Descriptor Address Register */
  452. uint satr3; /* 0x21290 - DMA 3 Source Attributes Register */
  453. uint sar3; /* 0x21294 - DMA 3 Source Address Register */
  454. uint datr3; /* 0x21298 - DMA 3 Destination Attributes Register */
  455. uint dar3; /* 0x2129c - DMA 3 Destination Address Register */
  456. uint bcr3; /* 0x212a0 - DMA 3 Byte Count Register */
  457. char res18[4];
  458. uint nlndar3; /* 0x212a8 - DMA 3 Next Link Descriptor Address Register */
  459. char res19[8];
  460. uint clabdar3; /* 0x212b4 - DMA 3 Current List - Alternate Base Descriptor Address Register */
  461. char res20[4];
  462. uint nlsdar3; /* 0x212bc - DMA 3 Next List Descriptor Address Register */
  463. uint ssr3; /* 0x212c0 - DMA 3 Source Stride Register */
  464. uint dsr3; /* 0x212c4 - DMA 3 Destination Stride Register */
  465. char res21[56];
  466. uint dgsr; /* 0x21300 - DMA General Status Register */
  467. char res22[11516];
  468. } ccsr_dma_t;
  469. /*
  470. * tsec1 tsec2: 24000-26000
  471. */
  472. typedef struct ccsr_tsec {
  473. char res1[16];
  474. uint ievent; /* 0x24010 - Interrupt Event Register */
  475. uint imask; /* 0x24014 - Interrupt Mask Register */
  476. uint edis; /* 0x24018 - Error Disabled Register */
  477. char res2[4];
  478. uint ecntrl; /* 0x24020 - Ethernet Control Register */
  479. uint minflr; /* 0x24024 - Minimum Frame Length Register */
  480. uint ptv; /* 0x24028 - Pause Time Value Register */
  481. uint dmactrl; /* 0x2402c - DMA Control Register */
  482. uint tbipa; /* 0x24030 - TBI PHY Address Register */
  483. char res3[88];
  484. uint fifo_tx_thr; /* 0x2408c - FIFO transmit threshold register */
  485. char res4[8];
  486. uint fifo_tx_starve; /* 0x24098 - FIFO transmit starve register */
  487. uint fifo_tx_starve_shutoff; /* 0x2409c - FIFO transmit starve shutoff register */
  488. char res5[96];
  489. uint tctrl; /* 0x24100 - Transmit Control Register */
  490. uint tstat; /* 0x24104 - Transmit Status Register */
  491. char res6[4];
  492. uint tbdlen; /* 0x2410c - Transmit Buffer Descriptor Data Length Register */
  493. char res7[16];
  494. uint ctbptrh; /* 0x24120 - Current Transmit Buffer Descriptor Pointer High Register */
  495. uint ctbptr; /* 0x24124 - Current Transmit Buffer Descriptor Pointer Register */
  496. char res8[88];
  497. uint tbptrh; /* 0x24180 - Transmit Buffer Descriptor Pointer High Register */
  498. uint tbptr; /* 0x24184 - Transmit Buffer Descriptor Pointer Low Register */
  499. char res9[120];
  500. uint tbaseh; /* 0x24200 - Transmit Descriptor Base Address High Register */
  501. uint tbase; /* 0x24204 - Transmit Descriptor Base Address Register */
  502. char res10[168];
  503. uint ostbd; /* 0x242b0 - Out-of-Sequence Transmit Buffer Descriptor Register */
  504. uint ostbdp; /* 0x242b4 - Out-of-Sequence Transmit Data Buffer Pointer Register */
  505. uint os32tbdp; /* 0x242b8 - Out-of-Sequence 32 Bytes Transmit Data Buffer Pointer Low Register */
  506. uint os32iptrh; /* 0x242bc - Out-of-Sequence 32 Bytes Transmit Insert Pointer High Register */
  507. uint os32iptrl; /* 0x242c0 - Out-of-Sequence 32 Bytes Transmit Insert Pointer Low Register */
  508. uint os32tbdr; /* 0x242c4 - Out-of-Sequence 32 Bytes Transmit Reserved Register */
  509. uint os32iil; /* 0x242c8 - Out-of-Sequence 32 Bytes Transmit Insert Index/Length Register */
  510. char res11[52];
  511. uint rctrl; /* 0x24300 - Receive Control Register */
  512. uint rstat; /* 0x24304 - Receive Status Register */
  513. char res12[4];
  514. uint rbdlen; /* 0x2430c - RxBD Data Length Register */
  515. char res13[16];
  516. uint crbptrh; /* 0x24320 - Current Receive Buffer Descriptor Pointer High */
  517. uint crbptr; /* 0x24324 - Current Receive Buffer Descriptor Pointer */
  518. char res14[24];
  519. uint mrblr; /* 0x24340 - Maximum Receive Buffer Length Register */
  520. uint mrblr2r3; /* 0x24344 - Maximum Receive Buffer Length R2R3 Register */
  521. char res15[56];
  522. uint rbptrh; /* 0x24380 - Receive Buffer Descriptor Pointer High 0 */
  523. uint rbptr; /* 0x24384 - Receive Buffer Descriptor Pointer */
  524. uint rbptrh1; /* 0x24388 - Receive Buffer Descriptor Pointer High 1 */
  525. uint rbptrl1; /* 0x2438c - Receive Buffer Descriptor Pointer Low 1 */
  526. uint rbptrh2; /* 0x24390 - Receive Buffer Descriptor Pointer High 2 */
  527. uint rbptrl2; /* 0x24394 - Receive Buffer Descriptor Pointer Low 2 */
  528. uint rbptrh3; /* 0x24398 - Receive Buffer Descriptor Pointer High 3 */
  529. uint rbptrl3; /* 0x2439c - Receive Buffer Descriptor Pointer Low 3 */
  530. char res16[96];
  531. uint rbaseh; /* 0x24400 - Receive Descriptor Base Address High 0 */
  532. uint rbase; /* 0x24404 - Receive Descriptor Base Address */
  533. uint rbaseh1; /* 0x24408 - Receive Descriptor Base Address High 1 */
  534. uint rbasel1; /* 0x2440c - Receive Descriptor Base Address Low 1 */
  535. uint rbaseh2; /* 0x24410 - Receive Descriptor Base Address High 2 */
  536. uint rbasel2; /* 0x24414 - Receive Descriptor Base Address Low 2 */
  537. uint rbaseh3; /* 0x24418 - Receive Descriptor Base Address High 3 */
  538. uint rbasel3; /* 0x2441c - Receive Descriptor Base Address Low 3 */
  539. char res17[224];
  540. uint maccfg1; /* 0x24500 - MAC Configuration 1 Register */
  541. uint maccfg2; /* 0x24504 - MAC Configuration 2 Register */
  542. uint ipgifg; /* 0x24508 - Inter Packet Gap/Inter Frame Gap Register */
  543. uint hafdup; /* 0x2450c - Half Duplex Register */
  544. uint maxfrm; /* 0x24510 - Maximum Frame Length Register */
  545. char res18[12];
  546. uint miimcfg; /* 0x24520 - MII Management Configuration Register */
  547. uint miimcom; /* 0x24524 - MII Management Command Register */
  548. uint miimadd; /* 0x24528 - MII Management Address Register */
  549. uint miimcon; /* 0x2452c - MII Management Control Register */
  550. uint miimstat; /* 0x24530 - MII Management Status Register */
  551. uint miimind; /* 0x24534 - MII Management Indicator Register */
  552. char res19[4];
  553. uint ifstat; /* 0x2453c - Interface Status Register */
  554. uint macstnaddr1; /* 0x24540 - Station Address Part 1 Register */
  555. uint macstnaddr2; /* 0x24544 - Station Address Part 2 Register */
  556. char res20[312];
  557. uint tr64; /* 0x24680 - Transmit and Receive 64-byte Frame Counter */
  558. uint tr127; /* 0x24684 - Transmit and Receive 65-127 byte Frame Counter */
  559. uint tr255; /* 0x24688 - Transmit and Receive 128-255 byte Frame Counter */
  560. uint tr511; /* 0x2468c - Transmit and Receive 256-511 byte Frame Counter */
  561. uint tr1k; /* 0x24690 - Transmit and Receive 512-1023 byte Frame Counter */
  562. uint trmax; /* 0x24694 - Transmit and Receive 1024-1518 byte Frame Counter */
  563. uint trmgv; /* 0x24698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  564. uint rbyt; /* 0x2469c - Receive Byte Counter */
  565. uint rpkt; /* 0x246a0 - Receive Packet Counter */
  566. uint rfcs; /* 0x246a4 - Receive FCS Error Counter */
  567. uint rmca; /* 0x246a8 - Receive Multicast Packet Counter */
  568. uint rbca; /* 0x246ac - Receive Broadcast Packet Counter */
  569. uint rxcf; /* 0x246b0 - Receive Control Frame Packet Counter */
  570. uint rxpf; /* 0x246b4 - Receive Pause Frame Packet Counter */
  571. uint rxuo; /* 0x246b8 - Receive Unknown OP Code Counter */
  572. uint raln; /* 0x246bc - Receive Alignment Error Counter */
  573. uint rflr; /* 0x246c0 - Receive Frame Length Error Counter */
  574. uint rcde; /* 0x246c4 - Receive Code Error Counter */
  575. uint rcse; /* 0x246c8 - Receive Carrier Sense Error Counter */
  576. uint rund; /* 0x246cc - Receive Undersize Packet Counter */
  577. uint rovr; /* 0x246d0 - Receive Oversize Packet Counter */
  578. uint rfrg; /* 0x246d4 - Receive Fragments Counter */
  579. uint rjbr; /* 0x246d8 - Receive Jabber Counter */
  580. uint rdrp; /* 0x246dc - Receive Drop Counter */
  581. uint tbyt; /* 0x246e0 - Transmit Byte Counter Counter */
  582. uint tpkt; /* 0x246e4 - Transmit Packet Counter */
  583. uint tmca; /* 0x246e8 - Transmit Multicast Packet Counter */
  584. uint tbca; /* 0x246ec - Transmit Broadcast Packet Counter */
  585. uint txpf; /* 0x246f0 - Transmit Pause Control Frame Counter */
  586. uint tdfr; /* 0x246f4 - Transmit Deferral Packet Counter */
  587. uint tedf; /* 0x246f8 - Transmit Excessive Deferral Packet Counter */
  588. uint tscl; /* 0x246fc - Transmit Single Collision Packet Counter */
  589. uint tmcl; /* 0x24700 - Transmit Multiple Collision Packet Counter */
  590. uint tlcl; /* 0x24704 - Transmit Late Collision Packet Counter */
  591. uint txcl; /* 0x24708 - Transmit Excessive Collision Packet Counter */
  592. uint tncl; /* 0x2470c - Transmit Total Collision Counter */
  593. char res21[4];
  594. uint tdrp; /* 0x24714 - Transmit Drop Frame Counter */
  595. uint tjbr; /* 0x24718 - Transmit Jabber Frame Counter */
  596. uint tfcs; /* 0x2471c - Transmit FCS Error Counter */
  597. uint txcf; /* 0x24720 - Transmit Control Frame Counter */
  598. uint tovr; /* 0x24724 - Transmit Oversize Frame Counter */
  599. uint tund; /* 0x24728 - Transmit Undersize Frame Counter */
  600. uint tfrg; /* 0x2472c - Transmit Fragments Frame Counter */
  601. uint car1; /* 0x24730 - Carry Register One */
  602. uint car2; /* 0x24734 - Carry Register Two */
  603. uint cam1; /* 0x24738 - Carry Mask Register One */
  604. uint cam2; /* 0x2473c - Carry Mask Register Two */
  605. char res22[192];
  606. uint iaddr0; /* 0x24800 - Indivdual address register 0 */
  607. uint iaddr1; /* 0x24804 - Indivdual address register 1 */
  608. uint iaddr2; /* 0x24808 - Indivdual address register 2 */
  609. uint iaddr3; /* 0x2480c - Indivdual address register 3 */
  610. uint iaddr4; /* 0x24810 - Indivdual address register 4 */
  611. uint iaddr5; /* 0x24814 - Indivdual address register 5 */
  612. uint iaddr6; /* 0x24818 - Indivdual address register 6 */
  613. uint iaddr7; /* 0x2481c - Indivdual address register 7 */
  614. char res23[96];
  615. uint gaddr0; /* 0x24880 - Global address register 0 */
  616. uint gaddr1; /* 0x24884 - Global address register 1 */
  617. uint gaddr2; /* 0x24888 - Global address register 2 */
  618. uint gaddr3; /* 0x2488c - Global address register 3 */
  619. uint gaddr4; /* 0x24890 - Global address register 4 */
  620. uint gaddr5; /* 0x24894 - Global address register 5 */
  621. uint gaddr6; /* 0x24898 - Global address register 6 */
  622. uint gaddr7; /* 0x2489c - Global address register 7 */
  623. char res24[96];
  624. uint pmd0; /* 0x24900 - Pattern Match Data Register */
  625. char res25[4];
  626. uint pmask0; /* 0x24908 - Pattern Mask Register */
  627. char res26[4];
  628. uint pcntrl0; /* 0x24910 - Pattern Match Control Register */
  629. char res27[4];
  630. uint pattrb0; /* 0x24918 - Pattern Match Attributes Register */
  631. uint pattrbeli0; /* 0x2491c - Pattern Match Attributes Extract Length and Extract Index Register */
  632. uint pmd1; /* 0x24920 - Pattern Match Data Register */
  633. char res28[4];
  634. uint pmask1; /* 0x24928 - Pattern Mask Register */
  635. char res29[4];
  636. uint pcntrl1; /* 0x24930 - Pattern Match Control Register */
  637. char res30[4];
  638. uint pattrb1; /* 0x24938 - Pattern Match Attributes Register */
  639. uint pattrbeli1; /* 0x2493c - Pattern Match Attributes Extract Length and Extract Index Register */
  640. uint pmd2; /* 0x24940 - Pattern Match Data Register */
  641. char res31[4];
  642. uint pmask2; /* 0x24948 - Pattern Mask Register */
  643. char res32[4];
  644. uint pcntrl2; /* 0x24950 - Pattern Match Control Register */
  645. char res33[4];
  646. uint pattrb2; /* 0x24958 - Pattern Match Attributes Register */
  647. uint pattrbeli2; /* 0x2495c - Pattern Match Attributes Extract Length and Extract Index Register */
  648. uint pmd3; /* 0x24960 - Pattern Match Data Register */
  649. char res34[4];
  650. uint pmask3; /* 0x24968 - Pattern Mask Register */
  651. char res35[4];
  652. uint pcntrl3; /* 0x24970 - Pattern Match Control Register */
  653. char res36[4];
  654. uint pattrb3; /* 0x24978 - Pattern Match Attributes Register */
  655. uint pattrbeli3; /* 0x2497c - Pattern Match Attributes Extract Length and Extract Index Register */
  656. uint pmd4; /* 0x24980 - Pattern Match Data Register */
  657. char res37[4];
  658. uint pmask4; /* 0x24988 - Pattern Mask Register */
  659. char res38[4];
  660. uint pcntrl4; /* 0x24990 - Pattern Match Control Register */
  661. char res39[4];
  662. uint pattrb4; /* 0x24998 - Pattern Match Attributes Register */
  663. uint pattrbeli4; /* 0x2499c - Pattern Match Attributes Extract Length and Extract Index Register */
  664. uint pmd5; /* 0x249a0 - Pattern Match Data Register */
  665. char res40[4];
  666. uint pmask5; /* 0x249a8 - Pattern Mask Register */
  667. char res41[4];
  668. uint pcntrl5; /* 0x249b0 - Pattern Match Control Register */
  669. char res42[4];
  670. uint pattrb5; /* 0x249b8 - Pattern Match Attributes Register */
  671. uint pattrbeli5; /* 0x249bc - Pattern Match Attributes Extract Length and Extract Index Register */
  672. uint pmd6; /* 0x249c0 - Pattern Match Data Register */
  673. char res43[4];
  674. uint pmask6; /* 0x249c8 - Pattern Mask Register */
  675. char res44[4];
  676. uint pcntrl6; /* 0x249d0 - Pattern Match Control Register */
  677. char res45[4];
  678. uint pattrb6; /* 0x249d8 - Pattern Match Attributes Register */
  679. uint pattrbeli6; /* 0x249dc - Pattern Match Attributes Extract Length and Extract Index Register */
  680. uint pmd7; /* 0x249e0 - Pattern Match Data Register */
  681. char res46[4];
  682. uint pmask7; /* 0x249e8 - Pattern Mask Register */
  683. char res47[4];
  684. uint pcntrl7; /* 0x249f0 - Pattern Match Control Register */
  685. char res48[4];
  686. uint pattrb7; /* 0x249f8 - Pattern Match Attributes Register */
  687. uint pattrbeli7; /* 0x249fc - Pattern Match Attributes Extract Length and Extract Index Register */
  688. uint pmd8; /* 0x24a00 - Pattern Match Data Register */
  689. char res49[4];
  690. uint pmask8; /* 0x24a08 - Pattern Mask Register */
  691. char res50[4];
  692. uint pcntrl8; /* 0x24a10 - Pattern Match Control Register */
  693. char res51[4];
  694. uint pattrb8; /* 0x24a18 - Pattern Match Attributes Register */
  695. uint pattrbeli8; /* 0x24a1c - Pattern Match Attributes Extract Length and Extract Index Register */
  696. uint pmd9; /* 0x24a20 - Pattern Match Data Register */
  697. char res52[4];
  698. uint pmask9; /* 0x24a28 - Pattern Mask Register */
  699. char res53[4];
  700. uint pcntrl9; /* 0x24a30 - Pattern Match Control Register */
  701. char res54[4];
  702. uint pattrb9; /* 0x24a38 - Pattern Match Attributes Register */
  703. uint pattrbeli9; /* 0x24a3c - Pattern Match Attributes Extract Length and Extract Index Register */
  704. uint pmd10; /* 0x24a40 - Pattern Match Data Register */
  705. char res55[4];
  706. uint pmask10; /* 0x24a48 - Pattern Mask Register */
  707. char res56[4];
  708. uint pcntrl10; /* 0x24a50 - Pattern Match Control Register */
  709. char res57[4];
  710. uint pattrb10; /* 0x24a58 - Pattern Match Attributes Register */
  711. uint pattrbeli10; /* 0x24a5c - Pattern Match Attributes Extract Length and Extract Index Register */
  712. uint pmd11; /* 0x24a60 - Pattern Match Data Register */
  713. char res58[4];
  714. uint pmask11; /* 0x24a68 - Pattern Mask Register */
  715. char res59[4];
  716. uint pcntrl11; /* 0x24a70 - Pattern Match Control Register */
  717. char res60[4];
  718. uint pattrb11; /* 0x24a78 - Pattern Match Attributes Register */
  719. uint pattrbeli11; /* 0x24a7c - Pattern Match Attributes Extract Length and Extract Index Register */
  720. uint pmd12; /* 0x24a80 - Pattern Match Data Register */
  721. char res61[4];
  722. uint pmask12; /* 0x24a88 - Pattern Mask Register */
  723. char res62[4];
  724. uint pcntrl12; /* 0x24a90 - Pattern Match Control Register */
  725. char res63[4];
  726. uint pattrb12; /* 0x24a98 - Pattern Match Attributes Register */
  727. uint pattrbeli12; /* 0x24a9c - Pattern Match Attributes Extract Length and Extract Index Register */
  728. uint pmd13; /* 0x24aa0 - Pattern Match Data Register */
  729. char res64[4];
  730. uint pmask13; /* 0x24aa8 - Pattern Mask Register */
  731. char res65[4];
  732. uint pcntrl13; /* 0x24ab0 - Pattern Match Control Register */
  733. char res66[4];
  734. uint pattrb13; /* 0x24ab8 - Pattern Match Attributes Register */
  735. uint pattrbeli13; /* 0x24abc - Pattern Match Attributes Extract Length and Extract Index Register */
  736. uint pmd14; /* 0x24ac0 - Pattern Match Data Register */
  737. char res67[4];
  738. uint pmask14; /* 0x24ac8 - Pattern Mask Register */
  739. char res68[4];
  740. uint pcntrl14; /* 0x24ad0 - Pattern Match Control Register */
  741. char res69[4];
  742. uint pattrb14; /* 0x24ad8 - Pattern Match Attributes Register */
  743. uint pattrbeli14; /* 0x24adc - Pattern Match Attributes Extract Length and Extract Index Register */
  744. uint pmd15; /* 0x24ae0 - Pattern Match Data Register */
  745. char res70[4];
  746. uint pmask15; /* 0x24ae8 - Pattern Mask Register */
  747. char res71[4];
  748. uint pcntrl15; /* 0x24af0 - Pattern Match Control Register */
  749. char res72[4];
  750. uint pattrb15; /* 0x24af8 - Pattern Match Attributes Register */
  751. uint pattrbeli15; /* 0x24afc - Pattern Match Attributes Extract Length and Extract Index Register */
  752. char res73[248];
  753. uint attr; /* 0x24bf8 - Attributes Register */
  754. uint attreli; /* 0x24bfc - Attributes Extract Length and Extract Index Register */
  755. char res74[1024];
  756. } ccsr_tsec_t;
  757. /*
  758. * PIC Registers(0x4_0000-0x8_0000)
  759. */
  760. typedef struct ccsr_pic {
  761. char res1[64]; /* 0x40000 */
  762. uint ipidr0; /* 0x40040 - Interprocessor Interrupt Dispatch Register 0 */
  763. char res2[12];
  764. uint ipidr1; /* 0x40050 - Interprocessor Interrupt Dispatch Register 1 */
  765. char res3[12];
  766. uint ipidr2; /* 0x40060 - Interprocessor Interrupt Dispatch Register 2 */
  767. char res4[12];
  768. uint ipidr3; /* 0x40070 - Interprocessor Interrupt Dispatch Register 3 */
  769. char res5[12];
  770. uint ctpr; /* 0x40080 - Current Task Priority Register */
  771. char res6[12];
  772. uint whoami; /* 0x40090 - Who Am I Register */
  773. char res7[12];
  774. uint iack; /* 0x400a0 - Interrupt Acknowledge Register */
  775. char res8[12];
  776. uint eoi; /* 0x400b0 - End Of Interrupt Register */
  777. char res9[3916];
  778. uint frr; /* 0x41000 - Feature Reporting Register */
  779. char res10[28];
  780. uint gcr; /* 0x41020 - Global Configuration Register */
  781. #define MPC85xx_PICGCR_RST 0x80000000
  782. #define MPC85xx_PICGCR_M 0x20000000
  783. char res11[92];
  784. uint vir; /* 0x41080 - Vendor Identification Register */
  785. char res12[12];
  786. uint pir; /* 0x41090 - Processor Initialization Register */
  787. char res13[12];
  788. uint ipivpr0; /* 0x410a0 - IPI Vector/Priority Register 0 */
  789. char res14[12];
  790. uint ipivpr1; /* 0x410b0 - IPI Vector/Priority Register 1 */
  791. char res15[12];
  792. uint ipivpr2; /* 0x410c0 - IPI Vector/Priority Register 2 */
  793. char res16[12];
  794. uint ipivpr3; /* 0x410d0 - IPI Vector/Priority Register 3 */
  795. char res17[12];
  796. uint svr; /* 0x410e0 - Spurious Vector Register */
  797. char res18[12];
  798. uint tfrr; /* 0x410f0 - Timer Frequency Reporting Register */
  799. char res19[12];
  800. uint gtccr0; /* 0x41100 - Global Timer Current Count Register 0 */
  801. char res20[12];
  802. uint gtbcr0; /* 0x41110 - Global Timer Base Count Register 0 */
  803. char res21[12];
  804. uint gtvpr0; /* 0x41120 - Global Timer Vector/Priority Register 0 */
  805. char res22[12];
  806. uint gtdr0; /* 0x41130 - Global Timer Destination Register 0 */
  807. char res23[12];
  808. uint gtccr1; /* 0x41140 - Global Timer Current Count Register 1 */
  809. char res24[12];
  810. uint gtbcr1; /* 0x41150 - Global Timer Base Count Register 1 */
  811. char res25[12];
  812. uint gtvpr1; /* 0x41160 - Global Timer Vector/Priority Register 1 */
  813. char res26[12];
  814. uint gtdr1; /* 0x41170 - Global Timer Destination Register 1 */
  815. char res27[12];
  816. uint gtccr2; /* 0x41180 - Global Timer Current Count Register 2 */
  817. char res28[12];
  818. uint gtbcr2; /* 0x41190 - Global Timer Base Count Register 2 */
  819. char res29[12];
  820. uint gtvpr2; /* 0x411a0 - Global Timer Vector/Priority Register 2 */
  821. char res30[12];
  822. uint gtdr2; /* 0x411b0 - Global Timer Destination Register 2 */
  823. char res31[12];
  824. uint gtccr3; /* 0x411c0 - Global Timer Current Count Register 3 */
  825. char res32[12];
  826. uint gtbcr3; /* 0x411d0 - Global Timer Base Count Register 3 */
  827. char res33[12];
  828. uint gtvpr3; /* 0x411e0 - Global Timer Vector/Priority Register 3 */
  829. char res34[12];
  830. uint gtdr3; /* 0x411f0 - Global Timer Destination Register 3 */
  831. char res35[268];
  832. uint tcr; /* 0x41300 - Timer Control Register */
  833. char res36[12];
  834. uint irqsr0; /* 0x41310 - IRQ_OUT Summary Register 0 */
  835. char res37[12];
  836. uint irqsr1; /* 0x41320 - IRQ_OUT Summary Register 1 */
  837. char res38[12];
  838. uint cisr0; /* 0x41330 - Critical Interrupt Summary Register 0 */
  839. char res39[12];
  840. uint cisr1; /* 0x41340 - Critical Interrupt Summary Register 1 */
  841. char res40[188];
  842. uint msgr0; /* 0x41400 - Message Register 0 */
  843. char res41[12];
  844. uint msgr1; /* 0x41410 - Message Register 1 */
  845. char res42[12];
  846. uint msgr2; /* 0x41420 - Message Register 2 */
  847. char res43[12];
  848. uint msgr3; /* 0x41430 - Message Register 3 */
  849. char res44[204];
  850. uint mer; /* 0x41500 - Message Enable Register */
  851. char res45[12];
  852. uint msr; /* 0x41510 - Message Status Register */
  853. char res46[60140];
  854. uint eivpr0; /* 0x50000 - External Interrupt Vector/Priority Register 0 */
  855. char res47[12];
  856. uint eidr0; /* 0x50010 - External Interrupt Destination Register 0 */
  857. char res48[12];
  858. uint eivpr1; /* 0x50020 - External Interrupt Vector/Priority Register 1 */
  859. char res49[12];
  860. uint eidr1; /* 0x50030 - External Interrupt Destination Register 1 */
  861. char res50[12];
  862. uint eivpr2; /* 0x50040 - External Interrupt Vector/Priority Register 2 */
  863. char res51[12];
  864. uint eidr2; /* 0x50050 - External Interrupt Destination Register 2 */
  865. char res52[12];
  866. uint eivpr3; /* 0x50060 - External Interrupt Vector/Priority Register 3 */
  867. char res53[12];
  868. uint eidr3; /* 0x50070 - External Interrupt Destination Register 3 */
  869. char res54[12];
  870. uint eivpr4; /* 0x50080 - External Interrupt Vector/Priority Register 4 */
  871. char res55[12];
  872. uint eidr4; /* 0x50090 - External Interrupt Destination Register 4 */
  873. char res56[12];
  874. uint eivpr5; /* 0x500a0 - External Interrupt Vector/Priority Register 5 */
  875. char res57[12];
  876. uint eidr5; /* 0x500b0 - External Interrupt Destination Register 5 */
  877. char res58[12];
  878. uint eivpr6; /* 0x500c0 - External Interrupt Vector/Priority Register 6 */
  879. char res59[12];
  880. uint eidr6; /* 0x500d0 - External Interrupt Destination Register 6 */
  881. char res60[12];
  882. uint eivpr7; /* 0x500e0 - External Interrupt Vector/Priority Register 7 */
  883. char res61[12];
  884. uint eidr7; /* 0x500f0 - External Interrupt Destination Register 7 */
  885. char res62[12];
  886. uint eivpr8; /* 0x50100 - External Interrupt Vector/Priority Register 8 */
  887. char res63[12];
  888. uint eidr8; /* 0x50110 - External Interrupt Destination Register 8 */
  889. char res64[12];
  890. uint eivpr9; /* 0x50120 - External Interrupt Vector/Priority Register 9 */
  891. char res65[12];
  892. uint eidr9; /* 0x50130 - External Interrupt Destination Register 9 */
  893. char res66[12];
  894. uint eivpr10; /* 0x50140 - External Interrupt Vector/Priority Register 10 */
  895. char res67[12];
  896. uint eidr10; /* 0x50150 - External Interrupt Destination Register 10 */
  897. char res68[12];
  898. uint eivpr11; /* 0x50160 - External Interrupt Vector/Priority Register 11 */
  899. char res69[12];
  900. uint eidr11; /* 0x50170 - External Interrupt Destination Register 11 */
  901. char res70[140];
  902. uint iivpr0; /* 0x50200 - Internal Interrupt Vector/Priority Register 0 */
  903. char res71[12];
  904. uint iidr0; /* 0x50210 - Internal Interrupt Destination Register 0 */
  905. char res72[12];
  906. uint iivpr1; /* 0x50220 - Internal Interrupt Vector/Priority Register 1 */
  907. char res73[12];
  908. uint iidr1; /* 0x50230 - Internal Interrupt Destination Register 1 */
  909. char res74[12];
  910. uint iivpr2; /* 0x50240 - Internal Interrupt Vector/Priority Register 2 */
  911. char res75[12];
  912. uint iidr2; /* 0x50250 - Internal Interrupt Destination Register 2 */
  913. char res76[12];
  914. uint iivpr3; /* 0x50260 - Internal Interrupt Vector/Priority Register 3 */
  915. char res77[12];
  916. uint iidr3; /* 0x50270 - Internal Interrupt Destination Register 3 */
  917. char res78[12];
  918. uint iivpr4; /* 0x50280 - Internal Interrupt Vector/Priority Register 4 */
  919. char res79[12];
  920. uint iidr4; /* 0x50290 - Internal Interrupt Destination Register 4 */
  921. char res80[12];
  922. uint iivpr5; /* 0x502a0 - Internal Interrupt Vector/Priority Register 5 */
  923. char res81[12];
  924. uint iidr5; /* 0x502b0 - Internal Interrupt Destination Register 5 */
  925. char res82[12];
  926. uint iivpr6; /* 0x502c0 - Internal Interrupt Vector/Priority Register 6 */
  927. char res83[12];
  928. uint iidr6; /* 0x502d0 - Internal Interrupt Destination Register 6 */
  929. char res84[12];
  930. uint iivpr7; /* 0x502e0 - Internal Interrupt Vector/Priority Register 7 */
  931. char res85[12];
  932. uint iidr7; /* 0x502f0 - Internal Interrupt Destination Register 7 */
  933. char res86[12];
  934. uint iivpr8; /* 0x50300 - Internal Interrupt Vector/Priority Register 8 */
  935. char res87[12];
  936. uint iidr8; /* 0x50310 - Internal Interrupt Destination Register 8 */
  937. char res88[12];
  938. uint iivpr9; /* 0x50320 - Internal Interrupt Vector/Priority Register 9 */
  939. char res89[12];
  940. uint iidr9; /* 0x50330 - Internal Interrupt Destination Register 9 */
  941. char res90[12];
  942. uint iivpr10; /* 0x50340 - Internal Interrupt Vector/Priority Register 10 */
  943. char res91[12];
  944. uint iidr10; /* 0x50350 - Internal Interrupt Destination Register 10 */
  945. char res92[12];
  946. uint iivpr11; /* 0x50360 - Internal Interrupt Vector/Priority Register 11 */
  947. char res93[12];
  948. uint iidr11; /* 0x50370 - Internal Interrupt Destination Register 11 */
  949. char res94[12];
  950. uint iivpr12; /* 0x50380 - Internal Interrupt Vector/Priority Register 12 */
  951. char res95[12];
  952. uint iidr12; /* 0x50390 - Internal Interrupt Destination Register 12 */
  953. char res96[12];
  954. uint iivpr13; /* 0x503a0 - Internal Interrupt Vector/Priority Register 13 */
  955. char res97[12];
  956. uint iidr13; /* 0x503b0 - Internal Interrupt Destination Register 13 */
  957. char res98[12];
  958. uint iivpr14; /* 0x503c0 - Internal Interrupt Vector/Priority Register 14 */
  959. char res99[12];
  960. uint iidr14; /* 0x503d0 - Internal Interrupt Destination Register 14 */
  961. char res100[12];
  962. uint iivpr15; /* 0x503e0 - Internal Interrupt Vector/Priority Register 15 */
  963. char res101[12];
  964. uint iidr15; /* 0x503f0 - Internal Interrupt Destination Register 15 */
  965. char res102[12];
  966. uint iivpr16; /* 0x50400 - Internal Interrupt Vector/Priority Register 16 */
  967. char res103[12];
  968. uint iidr16; /* 0x50410 - Internal Interrupt Destination Register 16 */
  969. char res104[12];
  970. uint iivpr17; /* 0x50420 - Internal Interrupt Vector/Priority Register 17 */
  971. char res105[12];
  972. uint iidr17; /* 0x50430 - Internal Interrupt Destination Register 17 */
  973. char res106[12];
  974. uint iivpr18; /* 0x50440 - Internal Interrupt Vector/Priority Register 18 */
  975. char res107[12];
  976. uint iidr18; /* 0x50450 - Internal Interrupt Destination Register 18 */
  977. char res108[12];
  978. uint iivpr19; /* 0x50460 - Internal Interrupt Vector/Priority Register 19 */
  979. char res109[12];
  980. uint iidr19; /* 0x50470 - Internal Interrupt Destination Register 19 */
  981. char res110[12];
  982. uint iivpr20; /* 0x50480 - Internal Interrupt Vector/Priority Register 20 */
  983. char res111[12];
  984. uint iidr20; /* 0x50490 - Internal Interrupt Destination Register 20 */
  985. char res112[12];
  986. uint iivpr21; /* 0x504a0 - Internal Interrupt Vector/Priority Register 21 */
  987. char res113[12];
  988. uint iidr21; /* 0x504b0 - Internal Interrupt Destination Register 21 */
  989. char res114[12];
  990. uint iivpr22; /* 0x504c0 - Internal Interrupt Vector/Priority Register 22 */
  991. char res115[12];
  992. uint iidr22; /* 0x504d0 - Internal Interrupt Destination Register 22 */
  993. char res116[12];
  994. uint iivpr23; /* 0x504e0 - Internal Interrupt Vector/Priority Register 23 */
  995. char res117[12];
  996. uint iidr23; /* 0x504f0 - Internal Interrupt Destination Register 23 */
  997. char res118[12];
  998. uint iivpr24; /* 0x50500 - Internal Interrupt Vector/Priority Register 24 */
  999. char res119[12];
  1000. uint iidr24; /* 0x50510 - Internal Interrupt Destination Register 24 */
  1001. char res120[12];
  1002. uint iivpr25; /* 0x50520 - Internal Interrupt Vector/Priority Register 25 */
  1003. char res121[12];
  1004. uint iidr25; /* 0x50530 - Internal Interrupt Destination Register 25 */
  1005. char res122[12];
  1006. uint iivpr26; /* 0x50540 - Internal Interrupt Vector/Priority Register 26 */
  1007. char res123[12];
  1008. uint iidr26; /* 0x50550 - Internal Interrupt Destination Register 26 */
  1009. char res124[12];
  1010. uint iivpr27; /* 0x50560 - Internal Interrupt Vector/Priority Register 27 */
  1011. char res125[12];
  1012. uint iidr27; /* 0x50570 - Internal Interrupt Destination Register 27 */
  1013. char res126[12];
  1014. uint iivpr28; /* 0x50580 - Internal Interrupt Vector/Priority Register 28 */
  1015. char res127[12];
  1016. uint iidr28; /* 0x50590 - Internal Interrupt Destination Register 28 */
  1017. char res128[12];
  1018. uint iivpr29; /* 0x505a0 - Internal Interrupt Vector/Priority Register 29 */
  1019. char res129[12];
  1020. uint iidr29; /* 0x505b0 - Internal Interrupt Destination Register 29 */
  1021. char res130[12];
  1022. uint iivpr30; /* 0x505c0 - Internal Interrupt Vector/Priority Register 30 */
  1023. char res131[12];
  1024. uint iidr30; /* 0x505d0 - Internal Interrupt Destination Register 30 */
  1025. char res132[12];
  1026. uint iivpr31; /* 0x505e0 - Internal Interrupt Vector/Priority Register 31 */
  1027. char res133[12];
  1028. uint iidr31; /* 0x505f0 - Internal Interrupt Destination Register 31 */
  1029. char res134[4108];
  1030. uint mivpr0; /* 0x51600 - Messaging Interrupt Vector/Priority Register 0 */
  1031. char res135[12];
  1032. uint midr0; /* 0x51610 - Messaging Interrupt Destination Register 0 */
  1033. char res136[12];
  1034. uint mivpr1; /* 0x51620 - Messaging Interrupt Vector/Priority Register 1 */
  1035. char res137[12];
  1036. uint midr1; /* 0x51630 - Messaging Interrupt Destination Register 1 */
  1037. char res138[12];
  1038. uint mivpr2; /* 0x51640 - Messaging Interrupt Vector/Priority Register 2 */
  1039. char res139[12];
  1040. uint midr2; /* 0x51650 - Messaging Interrupt Destination Register 2 */
  1041. char res140[12];
  1042. uint mivpr3; /* 0x51660 - Messaging Interrupt Vector/Priority Register 3 */
  1043. char res141[12];
  1044. uint midr3; /* 0x51670 - Messaging Interrupt Destination Register 3 */
  1045. char res142[59852];
  1046. uint ipi0dr0; /* 0x60040 - Processor 0 Interprocessor Interrupt Dispatch Register 0 */
  1047. char res143[12];
  1048. uint ipi0dr1; /* 0x60050 - Processor 0 Interprocessor Interrupt Dispatch Register 1 */
  1049. char res144[12];
  1050. uint ipi0dr2; /* 0x60060 - Processor 0 Interprocessor Interrupt Dispatch Register 2 */
  1051. char res145[12];
  1052. uint ipi0dr3; /* 0x60070 - Processor 0 Interprocessor Interrupt Dispatch Register 3 */
  1053. char res146[12];
  1054. uint ctpr0; /* 0x60080 - Current Task Priority Register for Processor 0 */
  1055. char res147[12];
  1056. uint whoami0; /* 0x60090 - Who Am I Register for Processor 0 */
  1057. char res148[12];
  1058. uint iack0; /* 0x600a0 - Interrupt Acknowledge Register for Processor 0 */
  1059. char res149[12];
  1060. uint eoi0; /* 0x600b0 - End Of Interrupt Register for Processor 0 */
  1061. char res150[130892];
  1062. } ccsr_pic_t;
  1063. /*
  1064. * CPM Block(0x8_0000-0xc_0000)
  1065. */
  1066. #ifndef CONFIG_CPM2
  1067. typedef struct ccsr_cpm {
  1068. char res[262144];
  1069. } ccsr_cpm_t;
  1070. #else
  1071. /*
  1072. * 0x8000-0x8ffff:DPARM
  1073. * 0x9000-0x90bff: General SIU
  1074. */
  1075. typedef struct ccsr_cpm_siu {
  1076. char res1[80];
  1077. uint smaer;
  1078. uint smser;
  1079. uint smevr;
  1080. char res2[4];
  1081. uint lmaer;
  1082. uint lmser;
  1083. uint lmevr;
  1084. char res3[2964];
  1085. } ccsr_cpm_siu_t;
  1086. /* 0x90c00-0x90cff: Interrupt Controller */
  1087. typedef struct ccsr_cpm_intctl {
  1088. ushort sicr;
  1089. char res1[2];
  1090. uint sivec;
  1091. uint sipnrh;
  1092. uint sipnrl;
  1093. uint siprr;
  1094. uint scprrh;
  1095. uint scprrl;
  1096. uint simrh;
  1097. uint simrl;
  1098. uint siexr;
  1099. char res2[88];
  1100. uint sccr;
  1101. char res3[124];
  1102. } ccsr_cpm_intctl_t;
  1103. /* 0x90d00-0x90d7f: input/output port */
  1104. typedef struct ccsr_cpm_iop {
  1105. uint pdira;
  1106. uint ppara;
  1107. uint psora;
  1108. uint podra;
  1109. uint pdata;
  1110. char res1[12];
  1111. uint pdirb;
  1112. uint pparb;
  1113. uint psorb;
  1114. uint podrb;
  1115. uint pdatb;
  1116. char res2[12];
  1117. uint pdirc;
  1118. uint pparc;
  1119. uint psorc;
  1120. uint podrc;
  1121. uint pdatc;
  1122. char res3[12];
  1123. uint pdird;
  1124. uint ppard;
  1125. uint psord;
  1126. uint podrd;
  1127. uint pdatd;
  1128. char res4[12];
  1129. } ccsr_cpm_iop_t;
  1130. /* 0x90d80-0x91017: CPM timers */
  1131. typedef struct ccsr_cpm_timer {
  1132. u_char tgcr1;
  1133. char res1[3];
  1134. u_char tgcr2;
  1135. char res2[11];
  1136. ushort tmr1;
  1137. ushort tmr2;
  1138. ushort trr1;
  1139. ushort trr2;
  1140. ushort tcr1;
  1141. ushort tcr2;
  1142. ushort tcn1;
  1143. ushort tcn2;
  1144. ushort tmr3;
  1145. ushort tmr4;
  1146. ushort trr3;
  1147. ushort trr4;
  1148. ushort tcr3;
  1149. ushort tcr4;
  1150. ushort tcn3;
  1151. ushort tcn4;
  1152. ushort ter1;
  1153. ushort ter2;
  1154. ushort ter3;
  1155. ushort ter4;
  1156. char res3[608];
  1157. } ccsr_cpm_timer_t;
  1158. /* 0x91018-0x912ff: SDMA */
  1159. typedef struct ccsr_cpm_sdma {
  1160. uchar sdsr;
  1161. char res1[3];
  1162. uchar sdmr;
  1163. char res2[739];
  1164. } ccsr_cpm_sdma_t;
  1165. /* 0x91300-0x9131f: FCC1 */
  1166. typedef struct ccsr_cpm_fcc1 {
  1167. uint gfmr;
  1168. uint fpsmr;
  1169. ushort ftodr;
  1170. char res1[2];
  1171. ushort fdsr;
  1172. char res2[2];
  1173. ushort fcce;
  1174. char res3[2];
  1175. ushort fccm;
  1176. char res4[2];
  1177. u_char fccs;
  1178. char res5[3];
  1179. u_char ftirr_phy[4];
  1180. } ccsr_cpm_fcc1_t;
  1181. /* 0x91320-0x9133f: FCC2 */
  1182. typedef struct ccsr_cpm_fcc2 {
  1183. uint gfmr;
  1184. uint fpsmr;
  1185. ushort ftodr;
  1186. char res1[2];
  1187. ushort fdsr;
  1188. char res2[2];
  1189. ushort fcce;
  1190. char res3[2];
  1191. ushort fccm;
  1192. char res4[2];
  1193. u_char fccs;
  1194. char res5[3];
  1195. u_char ftirr_phy[4];
  1196. } ccsr_cpm_fcc2_t;
  1197. /* 0x91340-0x9137f: FCC3 */
  1198. typedef struct ccsr_cpm_fcc3 {
  1199. uint gfmr;
  1200. uint fpsmr;
  1201. ushort ftodr;
  1202. char res1[2];
  1203. ushort fdsr;
  1204. char res2[2];
  1205. ushort fcce;
  1206. char res3[2];
  1207. ushort fccm;
  1208. char res4[2];
  1209. u_char fccs;
  1210. char res5[3];
  1211. char res[36];
  1212. } ccsr_cpm_fcc3_t;
  1213. /* 0x91380-0x9139f: FCC1 extended */
  1214. typedef struct ccsr_cpm_fcc1_ext {
  1215. uint firper;
  1216. uint firer;
  1217. uint firsr_h;
  1218. uint firsr_l;
  1219. u_char gfemr;
  1220. char res[15];
  1221. } ccsr_cpm_fcc1_ext_t;
  1222. /* 0x913a0-0x913cf: FCC2 extended */
  1223. typedef struct ccsr_cpm_fcc2_ext {
  1224. uint firper;
  1225. uint firer;
  1226. uint firsr_h;
  1227. uint firsr_l;
  1228. u_char gfemr;
  1229. char res[31];
  1230. } ccsr_cpm_fcc2_ext_t;
  1231. /* 0x913d0-0x913ff: FCC3 extended */
  1232. typedef struct ccsr_cpm_fcc3_ext {
  1233. u_char gfemr;
  1234. char res[47];
  1235. } ccsr_cpm_fcc3_ext_t;
  1236. /* 0x91400-0x915ef: TC layers */
  1237. typedef struct ccsr_cpm_tmp1 {
  1238. char res[496];
  1239. } ccsr_cpm_tmp1_t;
  1240. /* 0x915f0-0x9185f: BRGs:5,6,7,8 */
  1241. typedef struct ccsr_cpm_brg2 {
  1242. uint brgc5;
  1243. uint brgc6;
  1244. uint brgc7;
  1245. uint brgc8;
  1246. char res[608];
  1247. } ccsr_cpm_brg2_t;
  1248. /* 0x91860-0x919bf: I2C */
  1249. typedef struct ccsr_cpm_i2c {
  1250. u_char i2mod;
  1251. char res1[3];
  1252. u_char i2add;
  1253. char res2[3];
  1254. u_char i2brg;
  1255. char res3[3];
  1256. u_char i2com;
  1257. char res4[3];
  1258. u_char i2cer;
  1259. char res5[3];
  1260. u_char i2cmr;
  1261. char res6[331];
  1262. } ccsr_cpm_i2c_t;
  1263. /* 0x919c0-0x919ef: CPM core */
  1264. typedef struct ccsr_cpm_cp {
  1265. uint cpcr;
  1266. uint rccr;
  1267. char res1[14];
  1268. ushort rter;
  1269. char res2[2];
  1270. ushort rtmr;
  1271. ushort rtscr;
  1272. char res3[2];
  1273. uint rtsr;
  1274. char res4[12];
  1275. } ccsr_cpm_cp_t;
  1276. /* 0x919f0-0x919ff: BRGs:1,2,3,4 */
  1277. typedef struct ccsr_cpm_brg1 {
  1278. uint brgc1;
  1279. uint brgc2;
  1280. uint brgc3;
  1281. uint brgc4;
  1282. } ccsr_cpm_brg1_t;
  1283. /* 0x91a00-0x91a9f: SCC1-SCC4 */
  1284. typedef struct ccsr_cpm_scc {
  1285. uint gsmrl;
  1286. uint gsmrh;
  1287. ushort psmr;
  1288. char res1[2];
  1289. ushort todr;
  1290. ushort dsr;
  1291. ushort scce;
  1292. char res2[2];
  1293. ushort sccm;
  1294. char res3;
  1295. u_char sccs;
  1296. char res4[8];
  1297. } ccsr_cpm_scc_t;
  1298. /* 0x91a80-0x91a9f */
  1299. typedef struct ccsr_cpm_tmp2 {
  1300. char res[32];
  1301. } ccsr_cpm_tmp2_t;
  1302. /* 0x91aa0-0x91aff: SPI */
  1303. typedef struct ccsr_cpm_spi {
  1304. ushort spmode;
  1305. char res1[4];
  1306. u_char spie;
  1307. char res2[3];
  1308. u_char spim;
  1309. char res3[2];
  1310. u_char spcom;
  1311. char res4[82];
  1312. } ccsr_cpm_spi_t;
  1313. /* 0x91b00-0x91b1f: CPM MUX */
  1314. typedef struct ccsr_cpm_mux {
  1315. u_char cmxsi1cr;
  1316. char res1;
  1317. u_char cmxsi2cr;
  1318. char res2;
  1319. uint cmxfcr;
  1320. uint cmxscr;
  1321. char res3[2];
  1322. ushort cmxuar;
  1323. char res4[16];
  1324. } ccsr_cpm_mux_t;
  1325. /* 0x91b20-0xbffff: SI,MCC,etc */
  1326. typedef struct ccsr_cpm_tmp3 {
  1327. char res[58592];
  1328. } ccsr_cpm_tmp3_t;
  1329. typedef struct ccsr_cpm_iram {
  1330. unsigned long iram[8192];
  1331. char res[98304];
  1332. } ccsr_cpm_iram_t;
  1333. typedef struct ccsr_cpm {
  1334. /* Some references are into the unique and known dpram spaces,
  1335. * others are from the generic base.
  1336. */
  1337. #define im_dprambase im_dpram1
  1338. u_char im_dpram1[16*1024];
  1339. char res1[16*1024];
  1340. u_char im_dpram2[16*1024];
  1341. char res2[16*1024];
  1342. ccsr_cpm_siu_t im_cpm_siu; /* SIU Configuration */
  1343. ccsr_cpm_intctl_t im_cpm_intctl; /* Interrupt Controller */
  1344. ccsr_cpm_iop_t im_cpm_iop; /* IO Port control/status */
  1345. ccsr_cpm_timer_t im_cpm_timer; /* CPM timers */
  1346. ccsr_cpm_sdma_t im_cpm_sdma; /* SDMA control/status */
  1347. ccsr_cpm_fcc1_t im_cpm_fcc1;
  1348. ccsr_cpm_fcc2_t im_cpm_fcc2;
  1349. ccsr_cpm_fcc3_t im_cpm_fcc3;
  1350. ccsr_cpm_fcc1_ext_t im_cpm_fcc1_ext;
  1351. ccsr_cpm_fcc2_ext_t im_cpm_fcc2_ext;
  1352. ccsr_cpm_fcc3_ext_t im_cpm_fcc3_ext;
  1353. ccsr_cpm_tmp1_t im_cpm_tmp1;
  1354. ccsr_cpm_brg2_t im_cpm_brg2;
  1355. ccsr_cpm_i2c_t im_cpm_i2c;
  1356. ccsr_cpm_cp_t im_cpm_cp;
  1357. ccsr_cpm_brg1_t im_cpm_brg1;
  1358. ccsr_cpm_scc_t im_cpm_scc[4];
  1359. ccsr_cpm_tmp2_t im_cpm_tmp2;
  1360. ccsr_cpm_spi_t im_cpm_spi;
  1361. ccsr_cpm_mux_t im_cpm_mux;
  1362. ccsr_cpm_tmp3_t im_cpm_tmp3;
  1363. ccsr_cpm_iram_t im_cpm_iram;
  1364. } ccsr_cpm_t;
  1365. #endif
  1366. /*
  1367. * RapidIO Registers(0xc_0000-0xe_0000)
  1368. */
  1369. typedef struct ccsr_rio {
  1370. uint didcar; /* 0xc0000 - Device Identity Capability Register */
  1371. uint dicar; /* 0xc0004 - Device Information Capability Register */
  1372. uint aidcar; /* 0xc0008 - Assembly Identity Capability Register */
  1373. uint aicar; /* 0xc000c - Assembly Information Capability Register */
  1374. uint pefcar; /* 0xc0010 - Processing Element Features Capability Register */
  1375. uint spicar; /* 0xc0014 - Switch Port Information Capability Register */
  1376. uint socar; /* 0xc0018 - Source Operations Capability Register */
  1377. uint docar; /* 0xc001c - Destination Operations Capability Register */
  1378. char res1[32];
  1379. uint msr; /* 0xc0040 - Mailbox Command And Status Register */
  1380. uint pwdcsr; /* 0xc0044 - Port-Write and Doorbell Command And Status Register */
  1381. char res2[4];
  1382. uint pellccsr; /* 0xc004c - Processing Element Logic Layer Control Command and Status Register */
  1383. char res3[12];
  1384. uint lcsbacsr; /* 0xc005c - Local Configuration Space Base Address Command and Status Register */
  1385. uint bdidcsr; /* 0xc0060 - Base Device ID Command and Status Register */
  1386. char res4[4];
  1387. uint hbdidlcsr; /* 0xc0068 - Host Base Device ID Lock Command and Status Register */
  1388. uint ctcsr; /* 0xc006c - Component Tag Command and Status Register */
  1389. char res5[144];
  1390. uint pmbh0csr; /* 0xc0100 - 8/16 LP-LVDS Port Maintenance Block Header 0 Command and Status Register */
  1391. char res6[28];
  1392. uint pltoccsr; /* 0xc0120 - Port Link Time-out Control Command and Status Register */
  1393. uint prtoccsr; /* 0xc0124 - Port Response Time-out Control Command and Status Register */
  1394. char res7[20];
  1395. uint pgccsr; /* 0xc013c - Port General Command and Status Register */
  1396. uint plmreqcsr; /* 0xc0140 - Port Link Maintenance Request Command and Status Register */
  1397. uint plmrespcsr; /* 0xc0144 - Port Link Maintenance Response Command and Status Register */
  1398. uint plascsr; /* 0xc0148 - Port Local Ackid Status Command and Status Register */
  1399. char res8[12];
  1400. uint pescsr; /* 0xc0158 - Port Error and Status Command and Status Register */
  1401. uint pccsr; /* 0xc015c - Port Control Command and Status Register */
  1402. char res9[65184];
  1403. uint cr; /* 0xd0000 - Port Control Command and Status Register */
  1404. char res10[12];
  1405. uint pcr; /* 0xd0010 - Port Configuration Register */
  1406. uint peir; /* 0xd0014 - Port Error Injection Register */
  1407. char res11[3048];
  1408. uint rowtar0; /* 0xd0c00 - RapidIO Outbound Window Translation Address Register 0 */
  1409. char res12[12];
  1410. uint rowar0; /* 0xd0c10 - RapidIO Outbound Attributes Register 0 */
  1411. char res13[12];
  1412. uint rowtar1; /* 0xd0c20 - RapidIO Outbound Window Translation Address Register 1 */
  1413. char res14[4];
  1414. uint rowbar1; /* 0xd0c28 - RapidIO Outbound Window Base Address Register 1 */
  1415. char res15[4];
  1416. uint rowar1; /* 0xd0c30 - RapidIO Outbound Attributes Register 1 */
  1417. char res16[12];
  1418. uint rowtar2; /* 0xd0c40 - RapidIO Outbound Window Translation Address Register 2 */
  1419. char res17[4];
  1420. uint rowbar2; /* 0xd0c48 - RapidIO Outbound Window Base Address Register 2 */
  1421. char res18[4];
  1422. uint rowar2; /* 0xd0c50 - RapidIO Outbound Attributes Register 2 */
  1423. char res19[12];
  1424. uint rowtar3; /* 0xd0c60 - RapidIO Outbound Window Translation Address Register 3 */
  1425. char res20[4];
  1426. uint rowbar3; /* 0xd0c68 - RapidIO Outbound Window Base Address Register 3 */
  1427. char res21[4];
  1428. uint rowar3; /* 0xd0c70 - RapidIO Outbound Attributes Register 3 */
  1429. char res22[12];
  1430. uint rowtar4; /* 0xd0c80 - RapidIO Outbound Window Translation Address Register 4 */
  1431. char res23[4];
  1432. uint rowbar4; /* 0xd0c88 - RapidIO Outbound Window Base Address Register 4 */
  1433. char res24[4];
  1434. uint rowar4; /* 0xd0c90 - RapidIO Outbound Attributes Register 4 */
  1435. char res25[12];
  1436. uint rowtar5; /* 0xd0ca0 - RapidIO Outbound Window Translation Address Register 5 */
  1437. char res26[4];
  1438. uint rowbar5; /* 0xd0ca8 - RapidIO Outbound Window Base Address Register 5 */
  1439. char res27[4];
  1440. uint rowar5; /* 0xd0cb0 - RapidIO Outbound Attributes Register 5 */
  1441. char res28[12];
  1442. uint rowtar6; /* 0xd0cc0 - RapidIO Outbound Window Translation Address Register 6 */
  1443. char res29[4];
  1444. uint rowbar6; /* 0xd0cc8 - RapidIO Outbound Window Base Address Register 6 */
  1445. char res30[4];
  1446. uint rowar6; /* 0xd0cd0 - RapidIO Outbound Attributes Register 6 */
  1447. char res31[12];
  1448. uint rowtar7; /* 0xd0ce0 - RapidIO Outbound Window Translation Address Register 7 */
  1449. char res32[4];
  1450. uint rowbar7; /* 0xd0ce8 - RapidIO Outbound Window Base Address Register 7 */
  1451. char res33[4];
  1452. uint rowar7; /* 0xd0cf0 - RapidIO Outbound Attributes Register 7 */
  1453. char res34[12];
  1454. uint rowtar8; /* 0xd0d00 - RapidIO Outbound Window Translation Address Register 8 */
  1455. char res35[4];
  1456. uint rowbar8; /* 0xd0d08 - RapidIO Outbound Window Base Address Register 8 */
  1457. char res36[4];
  1458. uint rowar8; /* 0xd0d10 - RapidIO Outbound Attributes Register 8 */
  1459. char res37[76];
  1460. uint riwtar4; /* 0xd0d60 - RapidIO Inbound Window Translation Address Register 4 */
  1461. char res38[4];
  1462. uint riwbar4; /* 0xd0d68 - RapidIO Inbound Window Base Address Register 4 */
  1463. char res39[4];
  1464. uint riwar4; /* 0xd0d70 - RapidIO Inbound Attributes Register 4 */
  1465. char res40[12];
  1466. uint riwtar3; /* 0xd0d80 - RapidIO Inbound Window Translation Address Register 3 */
  1467. char res41[4];
  1468. uint riwbar3; /* 0xd0d88 - RapidIO Inbound Window Base Address Register 3 */
  1469. char res42[4];
  1470. uint riwar3; /* 0xd0d90 - RapidIO Inbound Attributes Register 3 */
  1471. char res43[12];
  1472. uint riwtar2; /* 0xd0da0 - RapidIO Inbound Window Translation Address Register 2 */
  1473. char res44[4];
  1474. uint riwbar2; /* 0xd0da8 - RapidIO Inbound Window Base Address Register 2 */
  1475. char res45[4];
  1476. uint riwar2; /* 0xd0db0 - RapidIO Inbound Attributes Register 2 */
  1477. char res46[12];
  1478. uint riwtar1; /* 0xd0dc0 - RapidIO Inbound Window Translation Address Register 1 */
  1479. char res47[4];
  1480. uint riwbar1; /* 0xd0dc8 - RapidIO Inbound Window Base Address Register 1 */
  1481. char res48[4];
  1482. uint riwar1; /* 0xd0dd0 - RapidIO Inbound Attributes Register 1 */
  1483. char res49[12];
  1484. uint riwtar0; /* 0xd0de0 - RapidIO Inbound Window Translation Address Register 0 */
  1485. char res50[12];
  1486. uint riwar0; /* 0xd0df0 - RapidIO Inbound Attributes Register 0 */
  1487. char res51[12];
  1488. uint pnfedr; /* 0xd0e00 - Port Notification/Fatal Error Detect Register */
  1489. uint pnfedir; /* 0xd0e04 - Port Notification/Fatal Error Detect Register */
  1490. uint pnfeier; /* 0xd0e08 - Port Notification/Fatal Error Interrupt Enable Register */
  1491. uint pecr; /* 0xd0e0c - Port Error Control Register */
  1492. uint pepcsr0; /* 0xd0e10 - Port Error Packet/Control Symbol Register 0 */
  1493. uint pepr1; /* 0xd0e14 - Port Error Packet Register 1 */
  1494. uint pepr2; /* 0xd0e18 - Port Error Packet Register 2 */
  1495. char res52[4];
  1496. uint predr; /* 0xd0e20 - Port Recoverable Error Detect Register */
  1497. char res53[4];
  1498. uint pertr; /* 0xd0e28 - Port Error Recovery Threshold Register */
  1499. uint prtr; /* 0xd0e2c - Port Retry Threshold Register */
  1500. char res54[464];
  1501. uint omr; /* 0xd1000 - Outbound Mode Register */
  1502. uint osr; /* 0xd1004 - Outbound Status Register */
  1503. uint eodqtpar; /* 0xd1008 - Extended Outbound Descriptor Queue Tail Pointer Address Register */
  1504. uint odqtpar; /* 0xd100c - Outbound Descriptor Queue Tail Pointer Address Register */
  1505. uint eosar; /* 0xd1010 - Extended Outbound Unit Source Address Register */
  1506. uint osar; /* 0xd1014 - Outbound Unit Source Address Register */
  1507. uint odpr; /* 0xd1018 - Outbound Destination Port Register */
  1508. uint odatr; /* 0xd101c - Outbound Destination Attributes Register */
  1509. uint odcr; /* 0xd1020 - Outbound Doubleword Count Register */
  1510. uint eodqhpar; /* 0xd1024 - Extended Outbound Descriptor Queue Head Pointer Address Register */
  1511. uint odqhpar; /* 0xd1028 - Outbound Descriptor Queue Head Pointer Address Register */
  1512. char res55[52];
  1513. uint imr; /* 0xd1060 - Outbound Mode Register */
  1514. uint isr; /* 0xd1064 - Inbound Status Register */
  1515. uint eidqtpar; /* 0xd1068 - Extended Inbound Descriptor Queue Tail Pointer Address Register */
  1516. uint idqtpar; /* 0xd106c - Inbound Descriptor Queue Tail Pointer Address Register */
  1517. uint eifqhpar; /* 0xd1070 - Extended Inbound Frame Queue Head Pointer Address Register */
  1518. uint ifqhpar; /* 0xd1074 - Inbound Frame Queue Head Pointer Address Register */
  1519. char res56[1000];
  1520. uint dmr; /* 0xd1460 - Doorbell Mode Register */
  1521. uint dsr; /* 0xd1464 - Doorbell Status Register */
  1522. uint edqtpar; /* 0xd1468 - Extended Doorbell Queue Tail Pointer Address Register */
  1523. uint dqtpar; /* 0xd146c - Doorbell Queue Tail Pointer Address Register */
  1524. uint edqhpar; /* 0xd1470 - Extended Doorbell Queue Head Pointer Address Register */
  1525. uint dqhpar; /* 0xd1474 - Doorbell Queue Head Pointer Address Register */
  1526. char res57[104];
  1527. uint pwmr; /* 0xd14e0 - Port-Write Mode Register */
  1528. uint pwsr; /* 0xd14e4 - Port-Write Status Register */
  1529. uint epwqbar; /* 0xd14e8 - Extended Port-Write Queue Base Address Register */
  1530. uint pwqbar; /* 0xd14ec - Port-Write Queue Base Address Register */
  1531. char res58[60176];
  1532. } ccsr_rio_t;
  1533. /* Quick Engine Block Pin Muxing Registers (0xe_0100 - 0xe_01bf) */
  1534. typedef struct par_io {
  1535. uint cpodr; /* 0x100 */
  1536. uint cpdat; /* 0x104 */
  1537. uint cpdir1; /* 0x108 */
  1538. uint cpdir2; /* 0x10c */
  1539. uint cppar1; /* 0x110 */
  1540. uint cppar2; /* 0x114 */
  1541. char res[8];
  1542. }par_io_t;
  1543. /*
  1544. * Global Utilities Register Block(0xe_0000-0xf_ffff)
  1545. */
  1546. typedef struct ccsr_gur {
  1547. uint porpllsr; /* 0xe0000 - POR PLL ratio status register */
  1548. #ifdef CONFIG_MPC8536
  1549. #define MPC85xx_PORPLLSR_DDR_RATIO 0x3e000000
  1550. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 25
  1551. #else
  1552. #define MPC85xx_PORPLLSR_DDR_RATIO 0x00003e00
  1553. #define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT 9
  1554. #endif
  1555. #define MPC85xx_PORPLLSR_QE_RATIO 0x3e000000
  1556. #define MPC85xx_PORPLLSR_QE_RATIO_SHIFT 25
  1557. uint porbmsr; /* 0xe0004 - POR boot mode status register */
  1558. #define MPC85xx_PORBMSR_HA 0x00070000
  1559. uint porimpscr; /* 0xe0008 - POR I/O impedance status and control register */
  1560. uint pordevsr; /* 0xe000c - POR I/O device status regsiter */
  1561. #define MPC85xx_PORDEVSR_SGMII1_DIS 0x20000000
  1562. #define MPC85xx_PORDEVSR_SGMII2_DIS 0x10000000
  1563. #define MPC85xx_PORDEVSR_SGMII3_DIS 0x08000000
  1564. #define MPC85xx_PORDEVSR_SGMII4_DIS 0x04000000
  1565. #define MPC85xx_PORDEVSR_SRDS2_IO_SEL 0x38000000
  1566. #define MPC85xx_PORDEVSR_PCI1 0x00800000
  1567. #define MPC85xx_PORDEVSR_IO_SEL 0x00780000
  1568. #define MPC85xx_PORDEVSR_PCI2_ARB 0x00040000
  1569. #define MPC85xx_PORDEVSR_PCI1_ARB 0x00020000
  1570. #define MPC85xx_PORDEVSR_PCI1_PCI32 0x00010000
  1571. #define MPC85xx_PORDEVSR_PCI1_SPD 0x00008000
  1572. #define MPC85xx_PORDEVSR_PCI2_SPD 0x00004000
  1573. #define MPC85xx_PORDEVSR_DRAM_RTYPE 0x00000060
  1574. #define MPC85xx_PORDEVSR_RIO_CTLS 0x00000008
  1575. #define MPC85xx_PORDEVSR_RIO_DEV_ID 0x00000007
  1576. uint pordbgmsr; /* 0xe0010 - POR debug mode status register */
  1577. uint pordevsr2; /* 0xe0014 - POR I/O device status regsiter 2 */
  1578. /* The 8544 RM says this is bit 26, but it's really bit 24 */
  1579. #define MPC85xx_PORDEVSR2_SEC_CFG 0x00000080
  1580. char res1[8];
  1581. uint gpporcr; /* 0xe0020 - General-purpose POR configuration register */
  1582. char res2[12];
  1583. uint gpiocr; /* 0xe0030 - GPIO control register */
  1584. char res3[12];
  1585. #if defined(CONFIG_MPC8569)
  1586. uint plppar1;
  1587. /* 0xe0040 - Platform port pin assignment register 1 */
  1588. uint plppar2;
  1589. /* 0xe0044 - Platform port pin assignment register 2 */
  1590. uint plpdir1;
  1591. /* 0xe0048 - Platform port pin direction register 1 */
  1592. uint plpdir2;
  1593. /* 0xe004c - Platform port pin direction register 2 */
  1594. #else
  1595. uint gpoutdr; /* 0xe0040 - General-purpose output data register */
  1596. char res4[12];
  1597. #endif
  1598. uint gpindr; /* 0xe0050 - General-purpose input data register */
  1599. char res5[12];
  1600. uint pmuxcr; /* 0xe0060 - Alternate function signal multiplex control */
  1601. #define MPC85xx_PMUXCR_SD_DATA 0x80000000
  1602. #define MPC85xx_PMUXCR_SDHC_CD 0x40000000
  1603. #define MPC85xx_PMUXCR_SDHC_WP 0x20000000
  1604. char res6[12];
  1605. uint devdisr; /* 0xe0070 - Device disable control */
  1606. #define MPC85xx_DEVDISR_PCI1 0x80000000
  1607. #define MPC85xx_DEVDISR_PCI2 0x40000000
  1608. #define MPC85xx_DEVDISR_PCIE 0x20000000
  1609. #define MPC85xx_DEVDISR_LBC 0x08000000
  1610. #define MPC85xx_DEVDISR_PCIE2 0x04000000
  1611. #define MPC85xx_DEVDISR_PCIE3 0x02000000
  1612. #define MPC85xx_DEVDISR_SEC 0x01000000
  1613. #define MPC85xx_DEVDISR_SRIO 0x00080000
  1614. #define MPC85xx_DEVDISR_RMSG 0x00040000
  1615. #define MPC85xx_DEVDISR_DDR 0x00010000
  1616. #define MPC85xx_DEVDISR_CPU 0x00008000
  1617. #define MPC85xx_DEVDISR_CPU0 MPC85xx_DEVDISR_CPU
  1618. #define MPC85xx_DEVDISR_TB 0x00004000
  1619. #define MPC85xx_DEVDISR_TB0 MPC85xx_DEVDISR_TB
  1620. #define MPC85xx_DEVDISR_CPU1 0x00002000
  1621. #define MPC85xx_DEVDISR_TB1 0x00001000
  1622. #define MPC85xx_DEVDISR_DMA 0x00000400
  1623. #define MPC85xx_DEVDISR_TSEC1 0x00000080
  1624. #define MPC85xx_DEVDISR_TSEC2 0x00000040
  1625. #define MPC85xx_DEVDISR_TSEC3 0x00000020
  1626. #define MPC85xx_DEVDISR_TSEC4 0x00000010
  1627. #define MPC85xx_DEVDISR_I2C 0x00000004
  1628. #define MPC85xx_DEVDISR_DUART 0x00000002
  1629. char res7[12];
  1630. uint powmgtcsr; /* 0xe0080 - Power management status and control register */
  1631. char res8[12];
  1632. uint mcpsumr; /* 0xe0090 - Machine check summary register */
  1633. char res9[12];
  1634. uint pvr; /* 0xe00a0 - Processor version register */
  1635. uint svr; /* 0xe00a4 - System version register */
  1636. char res10a[8];
  1637. uint rstcr; /* 0xe00b0 - Reset control register */
  1638. #if defined(CONFIG_MPC8568)||defined(CONFIG_MPC8569)
  1639. char res10b[76];
  1640. par_io_t qe_par_io[7]; /* 0xe0100 - 0xe01bf */
  1641. char res10c[3136];
  1642. #else
  1643. char res10b[3404];
  1644. #endif
  1645. uint clkocr; /* 0xe0e00 - Clock out select register */
  1646. char res11[12];
  1647. uint ddrdllcr; /* 0xe0e10 - DDR DLL control register */
  1648. char res12[12];
  1649. uint lbcdllcr; /* 0xe0e20 - LBC DLL control register */
  1650. char res13[248];
  1651. uint lbiuiplldcr0; /* 0xe0f1c -- LBIU PLL Debug Reg 0 */
  1652. uint lbiuiplldcr1; /* 0xe0f20 -- LBIU PLL Debug Reg 1 */
  1653. uint ddrioovcr; /* 0xe0f24 - DDR IO Override Control */
  1654. uint tsec12ioovcr; /* 0xe0f28 - eTSEC 1/2 IO override control */
  1655. uint tsec34ioovcr; /* 0xe0f2c - eTSEC 3/4 IO override control */
  1656. char res15[61648]; /* 0xe0f30 to 0xefffff */
  1657. } ccsr_gur_t;
  1658. #define CONFIG_SYS_MPC85xx_GUTS_OFFSET (0xE0000)
  1659. #define CONFIG_SYS_MPC85xx_GUTS_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET)
  1660. #define CONFIG_SYS_MPC85xx_ECM_OFFSET (0x0000)
  1661. #define CONFIG_SYS_MPC85xx_ECM_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET)
  1662. #define CONFIG_SYS_MPC85xx_DDR_OFFSET (0x2000)
  1663. #define CONFIG_SYS_MPC85xx_DDR_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR_OFFSET)
  1664. #define CONFIG_SYS_MPC85xx_DDR2_OFFSET (0x6000)
  1665. #define CONFIG_SYS_MPC85xx_DDR2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR2_OFFSET)
  1666. #define CONFIG_SYS_MPC85xx_LBC_OFFSET (0x5000)
  1667. #define CONFIG_SYS_MPC85xx_LBC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET)
  1668. #define CONFIG_SYS_MPC85xx_ESPI_OFFSET (0x7000)
  1669. #define CONFIG_SYS_MPC85xx_ESPI_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESPI_OFFSET)
  1670. #define CONFIG_SYS_MPC85xx_PCIX_OFFSET (0x8000)
  1671. #define CONFIG_SYS_MPC85xx_PCIX_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET)
  1672. #define CONFIG_SYS_MPC85xx_PCIX2_OFFSET (0x9000)
  1673. #define CONFIG_SYS_MPC85xx_PCIX2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET)
  1674. #define CONFIG_SYS_MPC85xx_SATA1_OFFSET (0x18000)
  1675. #define CONFIG_SYS_MPC85xx_SATA1_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET)
  1676. #define CONFIG_SYS_MPC85xx_SATA2_OFFSET (0x19000)
  1677. #define CONFIG_SYS_MPC85xx_SATA2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET)
  1678. #define CONFIG_SYS_MPC85xx_L2_OFFSET (0x20000)
  1679. #define CONFIG_SYS_MPC85xx_L2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET)
  1680. #define CONFIG_SYS_MPC85xx_DMA_OFFSET (0x21000)
  1681. #define CONFIG_SYS_MPC85xx_DMA_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET)
  1682. #define CONFIG_SYS_MPC85xx_ESDHC_OFFSET (0x2e000)
  1683. #define CONFIG_SYS_MPC85xx_ESDHC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET)
  1684. #define CONFIG_SYS_MPC85xx_PIC_OFFSET (0x40000)
  1685. #define CONFIG_SYS_MPC85xx_PIC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET)
  1686. #define CONFIG_SYS_MPC85xx_CPM_OFFSET (0x80000)
  1687. #define CONFIG_SYS_MPC85xx_CPM_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET)
  1688. #define CONFIG_SYS_MPC85xx_SERDES1_OFFSET (0xE3000)
  1689. #define CONFIG_SYS_MPC85xx_SERDES1_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET)
  1690. #define CONFIG_SYS_MPC85xx_SERDES2_OFFSET (0xE3100)
  1691. #define CONFIG_SYS_MPC85xx_SERDES2_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET)
  1692. #define CONFIG_SYS_MPC85xx_USB_OFFSET 0x22000
  1693. #define CONFIG_SYS_MPC85xx_USB_ADDR \
  1694. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB_OFFSET)
  1695. #endif /*__IMMAP_85xx__*/