fsl_i2c.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * Copyright 2006 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  16. * MA 02111-1307 USA
  17. */
  18. #include <common.h>
  19. #ifdef CONFIG_HARD_I2C
  20. #include <command.h>
  21. #include <i2c.h> /* Functional interface */
  22. #include <asm/io.h>
  23. #include <asm/fsl_i2c.h> /* HW definitions */
  24. #define I2C_TIMEOUT (CONFIG_SYS_HZ / 4)
  25. #define I2C_READ_BIT 1
  26. #define I2C_WRITE_BIT 0
  27. DECLARE_GLOBAL_DATA_PTR;
  28. /* Initialize the bus pointer to whatever one the SPD EEPROM is on.
  29. * Default is bus 0. This is necessary because the DDR initialization
  30. * runs from ROM, and we can't switch buses because we can't modify
  31. * the global variables.
  32. */
  33. #ifndef CONFIG_SYS_SPD_BUS_NUM
  34. #define CONFIG_SYS_SPD_BUS_NUM 0
  35. #endif
  36. static unsigned int i2c_bus_num __attribute__ ((section (".data"))) = CONFIG_SYS_SPD_BUS_NUM;
  37. #if defined(CONFIG_I2C_MUX)
  38. static unsigned int i2c_bus_num_mux __attribute__ ((section ("data"))) = 0;
  39. #endif
  40. static unsigned int i2c_bus_speed[2] = {CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SPEED};
  41. static const struct fsl_i2c *i2c_dev[2] = {
  42. (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C_OFFSET),
  43. #ifdef CONFIG_SYS_I2C2_OFFSET
  44. (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C2_OFFSET)
  45. #endif
  46. };
  47. /* I2C speed map for a DFSR value of 1 */
  48. /*
  49. * Map I2C frequency dividers to FDR and DFSR values
  50. *
  51. * This structure is used to define the elements of a table that maps I2C
  52. * frequency divider (I2C clock rate divided by I2C bus speed) to a value to be
  53. * programmed into the Frequency Divider Ratio (FDR) and Digital Filter
  54. * Sampling Rate (DFSR) registers.
  55. *
  56. * The actual table should be defined in the board file, and it must be called
  57. * fsl_i2c_speed_map[].
  58. *
  59. * The last entry of the table must have a value of {-1, X}, where X is same
  60. * FDR/DFSR values as the second-to-last entry. This guarantees that any
  61. * search through the array will always find a match.
  62. *
  63. * The values of the divider must be in increasing numerical order, i.e.
  64. * fsl_i2c_speed_map[x+1].divider > fsl_i2c_speed_map[x].divider.
  65. *
  66. * For this table, the values are based on a value of 1 for the DFSR
  67. * register. See the application note AN2919 "Determining the I2C Frequency
  68. * Divider Ratio for SCL"
  69. *
  70. * ColdFire I2C frequency dividers for FDR values are different from
  71. * PowerPC. The protocol to use the I2C module is still the same.
  72. * A different table is defined and are based on MCF5xxx user manual.
  73. *
  74. */
  75. static const struct {
  76. unsigned short divider;
  77. #ifdef __PPC__
  78. u8 dfsr;
  79. #endif
  80. u8 fdr;
  81. } fsl_i2c_speed_map[] = {
  82. #ifdef __PPC__
  83. {160, 1, 32}, {192, 1, 33}, {224, 1, 34}, {256, 1, 35},
  84. {288, 1, 0}, {320, 1, 1}, {352, 6, 1}, {384, 1, 2}, {416, 6, 2},
  85. {448, 1, 38}, {480, 1, 3}, {512, 1, 39}, {544, 11, 3}, {576, 1, 4},
  86. {608, 22, 3}, {640, 1, 5}, {672, 32, 3}, {704, 11, 5}, {736, 43, 3},
  87. {768, 1, 6}, {800, 54, 3}, {832, 11, 6}, {896, 1, 42}, {960, 1, 7},
  88. {1024, 1, 43}, {1088, 22, 7}, {1152, 1, 8}, {1216, 43, 7}, {1280, 1, 9},
  89. {1408, 22, 9}, {1536, 1, 10}, {1664, 22, 10}, {1792, 1, 46},
  90. {1920, 1, 11}, {2048, 1, 47}, {2176, 43, 11}, {2304, 1, 12},
  91. {2560, 1, 13}, {2816, 43, 13}, {3072, 1, 14}, {3328, 43, 14},
  92. {3584, 1, 50}, {3840, 1, 15}, {4096, 1, 51}, {4608, 1, 16},
  93. {5120, 1, 17}, {6144, 1, 18}, {7168, 1, 54}, {7680, 1, 19},
  94. {8192, 1, 55}, {9216, 1, 20}, {10240, 1, 21}, {12288, 1, 22},
  95. {14336, 1, 58}, {15360, 1, 23}, {16384, 1, 59}, {18432, 1, 24},
  96. {20480, 1, 25}, {24576, 1, 26}, {28672, 1, 62}, {30720, 1, 27},
  97. {32768, 1, 63}, {36864, 1, 28}, {40960, 1, 29}, {49152, 1, 30},
  98. {61440, 1, 31}, {-1, 1, 31}
  99. #elif defined(__M68K__)
  100. {20, 32}, {22, 33}, {24, 34}, {26, 35},
  101. {28, 0}, {28, 36}, {30, 1}, {32, 37},
  102. {34, 2}, {36, 38}, {40, 3}, {40, 39},
  103. {44, 4}, {48, 5}, {48, 40}, {56, 6},
  104. {56, 41}, {64, 42}, {68, 7}, {72, 43},
  105. {80, 8}, {80, 44}, {88, 9}, {96, 41},
  106. {104, 10}, {112, 42}, {128, 11}, {128, 43},
  107. {144, 12}, {160, 13}, {160, 48}, {192, 14},
  108. {192, 49}, {224, 50}, {240, 15}, {256, 51},
  109. {288, 16}, {320, 17}, {320, 52}, {384, 18},
  110. {384, 53}, {448, 54}, {480, 19}, {512, 55},
  111. {576, 20}, {640, 21}, {640, 56}, {768, 22},
  112. {768, 57}, {960, 23}, {896, 58}, {1024, 59},
  113. {1152, 24}, {1280, 25}, {1280, 60}, {1536, 26},
  114. {1536, 61}, {1792, 62}, {1920, 27}, {2048, 63},
  115. {2304, 28}, {2560, 29}, {3072, 30}, {3840, 31},
  116. {-1, 31}
  117. #endif
  118. };
  119. /**
  120. * Set the I2C bus speed for a given I2C device
  121. *
  122. * @param dev: the I2C device
  123. * @i2c_clk: I2C bus clock frequency
  124. * @speed: the desired speed of the bus
  125. *
  126. * The I2C device must be stopped before calling this function.
  127. *
  128. * The return value is the actual bus speed that is set.
  129. */
  130. static unsigned int set_i2c_bus_speed(const struct fsl_i2c *dev,
  131. unsigned int i2c_clk, unsigned int speed)
  132. {
  133. unsigned short divider = min(i2c_clk / speed, (unsigned short) -1);
  134. unsigned int i;
  135. /*
  136. * We want to choose an FDR/DFSR that generates an I2C bus speed that
  137. * is equal to or lower than the requested speed. That means that we
  138. * want the first divider that is equal to or greater than the
  139. * calculated divider.
  140. */
  141. for (i = 0; i < ARRAY_SIZE(fsl_i2c_speed_map); i++)
  142. if (fsl_i2c_speed_map[i].divider >= divider) {
  143. u8 fdr;
  144. #ifdef __PPC__
  145. u8 dfsr;
  146. dfsr = fsl_i2c_speed_map[i].dfsr;
  147. #endif
  148. fdr = fsl_i2c_speed_map[i].fdr;
  149. speed = i2c_clk / fsl_i2c_speed_map[i].divider;
  150. writeb(fdr, &dev->fdr); /* set bus speed */
  151. #ifdef __PPC__
  152. writeb(dfsr, &dev->dfsrr); /* set default filter */
  153. #endif
  154. break;
  155. }
  156. return speed;
  157. }
  158. void
  159. i2c_init(int speed, int slaveadd)
  160. {
  161. struct fsl_i2c *dev;
  162. unsigned int temp;
  163. dev = (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C_OFFSET);
  164. writeb(0, &dev->cr); /* stop I2C controller */
  165. udelay(5); /* let it shutdown in peace */
  166. temp = set_i2c_bus_speed(dev, gd->i2c1_clk, speed);
  167. if (gd->flags & GD_FLG_RELOC)
  168. i2c_bus_speed[0] = temp;
  169. writeb(slaveadd << 1, &dev->adr); /* write slave address */
  170. writeb(0x0, &dev->sr); /* clear status register */
  171. writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
  172. #ifdef CONFIG_SYS_I2C2_OFFSET
  173. dev = (struct fsl_i2c *) (CONFIG_SYS_IMMR + CONFIG_SYS_I2C2_OFFSET);
  174. writeb(0, &dev->cr); /* stop I2C controller */
  175. udelay(5); /* let it shutdown in peace */
  176. temp = set_i2c_bus_speed(dev, gd->i2c2_clk, speed);
  177. if (gd->flags & GD_FLG_RELOC)
  178. i2c_bus_speed[1] = temp;
  179. writeb(slaveadd << 1, &dev->adr); /* write slave address */
  180. writeb(0x0, &dev->sr); /* clear status register */
  181. writeb(I2C_CR_MEN, &dev->cr); /* start I2C controller */
  182. #endif
  183. }
  184. static __inline__ int
  185. i2c_wait4bus(void)
  186. {
  187. unsigned long long timeval = get_ticks();
  188. while (readb(&i2c_dev[i2c_bus_num]->sr) & I2C_SR_MBB) {
  189. if ((get_ticks() - timeval) > usec2ticks(I2C_TIMEOUT))
  190. return -1;
  191. }
  192. return 0;
  193. }
  194. static __inline__ int
  195. i2c_wait(int write)
  196. {
  197. u32 csr;
  198. unsigned long long timeval = get_ticks();
  199. do {
  200. csr = readb(&i2c_dev[i2c_bus_num]->sr);
  201. if (!(csr & I2C_SR_MIF))
  202. continue;
  203. writeb(0x0, &i2c_dev[i2c_bus_num]->sr);
  204. if (csr & I2C_SR_MAL) {
  205. debug("i2c_wait: MAL\n");
  206. return -1;
  207. }
  208. if (!(csr & I2C_SR_MCF)) {
  209. debug("i2c_wait: unfinished\n");
  210. return -1;
  211. }
  212. if (write == I2C_WRITE_BIT && (csr & I2C_SR_RXAK)) {
  213. debug("i2c_wait: No RXACK\n");
  214. return -1;
  215. }
  216. return 0;
  217. } while ((get_ticks() - timeval) < usec2ticks(I2C_TIMEOUT));
  218. debug("i2c_wait: timed out\n");
  219. return -1;
  220. }
  221. static __inline__ int
  222. i2c_write_addr (u8 dev, u8 dir, int rsta)
  223. {
  224. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX
  225. | (rsta ? I2C_CR_RSTA : 0),
  226. &i2c_dev[i2c_bus_num]->cr);
  227. writeb((dev << 1) | dir, &i2c_dev[i2c_bus_num]->dr);
  228. if (i2c_wait(I2C_WRITE_BIT) < 0)
  229. return 0;
  230. return 1;
  231. }
  232. static __inline__ int
  233. __i2c_write(u8 *data, int length)
  234. {
  235. int i;
  236. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_MTX,
  237. &i2c_dev[i2c_bus_num]->cr);
  238. for (i = 0; i < length; i++) {
  239. writeb(data[i], &i2c_dev[i2c_bus_num]->dr);
  240. if (i2c_wait(I2C_WRITE_BIT) < 0)
  241. break;
  242. }
  243. return i;
  244. }
  245. static __inline__ int
  246. __i2c_read(u8 *data, int length)
  247. {
  248. int i;
  249. writeb(I2C_CR_MEN | I2C_CR_MSTA | ((length == 1) ? I2C_CR_TXAK : 0),
  250. &i2c_dev[i2c_bus_num]->cr);
  251. /* dummy read */
  252. readb(&i2c_dev[i2c_bus_num]->dr);
  253. for (i = 0; i < length; i++) {
  254. if (i2c_wait(I2C_READ_BIT) < 0)
  255. break;
  256. /* Generate ack on last next to last byte */
  257. if (i == length - 2)
  258. writeb(I2C_CR_MEN | I2C_CR_MSTA | I2C_CR_TXAK,
  259. &i2c_dev[i2c_bus_num]->cr);
  260. /* Generate stop on last byte */
  261. if (i == length - 1)
  262. writeb(I2C_CR_MEN | I2C_CR_TXAK, &i2c_dev[i2c_bus_num]->cr);
  263. data[i] = readb(&i2c_dev[i2c_bus_num]->dr);
  264. }
  265. return i;
  266. }
  267. int
  268. i2c_read(u8 dev, uint addr, int alen, u8 *data, int length)
  269. {
  270. int i = -1; /* signal error */
  271. u8 *a = (u8*)&addr;
  272. if (i2c_wait4bus() >= 0
  273. && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
  274. && __i2c_write(&a[4 - alen], alen) == alen)
  275. i = 0; /* No error so far */
  276. if (length
  277. && i2c_write_addr(dev, I2C_READ_BIT, 1) != 0)
  278. i = __i2c_read(data, length);
  279. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
  280. if (i == length)
  281. return 0;
  282. return -1;
  283. }
  284. int
  285. i2c_write(u8 dev, uint addr, int alen, u8 *data, int length)
  286. {
  287. int i = -1; /* signal error */
  288. u8 *a = (u8*)&addr;
  289. if (i2c_wait4bus() >= 0
  290. && i2c_write_addr(dev, I2C_WRITE_BIT, 0) != 0
  291. && __i2c_write(&a[4 - alen], alen) == alen) {
  292. i = __i2c_write(data, length);
  293. }
  294. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr);
  295. if (i == length)
  296. return 0;
  297. return -1;
  298. }
  299. int
  300. i2c_probe(uchar chip)
  301. {
  302. /* For unknow reason the controller will ACK when
  303. * probing for a slave with the same address, so skip
  304. * it.
  305. */
  306. if (chip == (readb(&i2c_dev[i2c_bus_num]->adr) >> 1))
  307. return -1;
  308. return i2c_read(chip, 0, 0, NULL, 0);
  309. }
  310. int i2c_set_bus_num(unsigned int bus)
  311. {
  312. #if defined(CONFIG_I2C_MUX)
  313. if (bus < CONFIG_SYS_MAX_I2C_BUS) {
  314. i2c_bus_num = bus;
  315. } else {
  316. int ret;
  317. ret = i2x_mux_select_mux(bus);
  318. if (ret)
  319. return ret;
  320. i2c_bus_num = 0;
  321. }
  322. i2c_bus_num_mux = bus;
  323. #else
  324. #ifdef CONFIG_SYS_I2C2_OFFSET
  325. if (bus > 1) {
  326. #else
  327. if (bus > 0) {
  328. #endif
  329. return -1;
  330. }
  331. i2c_bus_num = bus;
  332. #endif
  333. return 0;
  334. }
  335. int i2c_set_bus_speed(unsigned int speed)
  336. {
  337. unsigned int i2c_clk = (i2c_bus_num == 1) ? gd->i2c2_clk : gd->i2c1_clk;
  338. writeb(0, &i2c_dev[i2c_bus_num]->cr); /* stop controller */
  339. i2c_bus_speed[i2c_bus_num] =
  340. set_i2c_bus_speed(i2c_dev[i2c_bus_num], i2c_clk, speed);
  341. writeb(I2C_CR_MEN, &i2c_dev[i2c_bus_num]->cr); /* start controller */
  342. return 0;
  343. }
  344. unsigned int i2c_get_bus_num(void)
  345. {
  346. #if defined(CONFIG_I2C_MUX)
  347. return i2c_bus_num_mux;
  348. #else
  349. return i2c_bus_num;
  350. #endif
  351. }
  352. unsigned int i2c_get_bus_speed(void)
  353. {
  354. return i2c_bus_speed[i2c_bus_num];
  355. }
  356. #endif /* CONFIG_HARD_I2C */